

# PIC24FJ128GA204 Family Silicon Errata and Data Sheet Clarification

The PIC24FJ128GA204 family devices that you have received conform functionally to the current Device Data Sheet (DS30010038**C**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC24FJ128GA204 family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (B3).

Data Sheet clarifications and corrections start on page 10, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - For MPLAB IDE 8, select <u>Programmer ></u> Reconnect.
  - b) For MPLAB X IDE, select <u>Window > Dash-board</u> and click the **Refresh Debug Tool**Status icon ( ).
- Depending on the development tool used, the part number and Device Revision ID value appear in the Output window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC24FJ128GA204 family silicon revisions are shown in Table 1.

# TABLE 1: SILICON DEVREV VALUES

| Part Number     | Device ID <sup>(1)</sup> | Revision ID for Silicon Revision <sup>(2)</sup> |
|-----------------|--------------------------|-------------------------------------------------|
| Part Number     | Device ID(*)             | В3                                              |
| PIC24FJ128GA204 | 0x4C53                   |                                                 |
| PIC24FJ128GA202 | 0x4C52                   | 0×04                                            |
| PIC24FJ64GA204  | 0x4C51                   | 0x04                                            |
| PIC24FJ64GA202  | 0x4C50                   |                                                 |

- **Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format "DEVID DEVREV".
  - 2: Refer to the "PIC24FJXXXGA2/GB2 Families Flash Programming Specification" (DS30000510) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module                       | Feature                                | Item<br>Number | Issue Summary                                                                                                                                                                               | Affected<br>Revisions <sup>(1)</sup> |
|------------------------------|----------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|                              |                                        | Number         |                                                                                                                                                                                             | В3                                   |
| UART                         | Break Character<br>Transmission        | 1.             | The Transmit Shift Register Empty (TRMT) bit is unreliable when there is back-to-back Break character transmission.                                                                         | Х                                    |
| A/D Converter                | Band Gap<br>Voltage<br>Measurement     | 2.             | Incorrect Band Gap Reference (VBG/2) measurement with the A/D Converter at full speed.                                                                                                      | Х                                    |
| Input Capture                | Synchronous<br>Cascade mode            | 3.             | Even numbered timer does not reset on a source clock rollover in synchronous cascaded operation.                                                                                            | Х                                    |
| Output Compare 3, 4, 5 and 6 | PWM mode                               | 4.             | In the scaled down timer source for the Output Compare module, the first PWM pulse may not appear on the OCx pin.                                                                           | Х                                    |
| СТМИ                         |                                        | 5.             | The Edge Enable bit (EDGEN) generates a glitch on the CTEDx input.                                                                                                                          | Х                                    |
| UART1 and<br>UART2           | Smart Card/<br>Interrupt               | 6.             | Early interrupt for the last byte in T = 1 mode.                                                                                                                                            | Х                                    |
| UART1 and<br>UART2           | Smart Card/<br>Guard Time<br>Counter   | 7.             | Guard Time Counter (GTC) is off by one count in $T=0$ and $T=1$ modes.                                                                                                                      | Х                                    |
| POR/BOR                      | Reset                                  | 8.             | If the Brown-out Reset (BOR) is disabled, the part may fail to come out of the Reset state during the VDD power-down and the subsequent power-up condition.                                 | Х                                    |
| POR/BOR                      | Reset                                  | 9.             | When the BOR is disabled, the part may not start at the minimum VDD specification.                                                                                                          | Х                                    |
| Output Compare               | Sync Mode                              | 10.            | The Output Compare (OC) module does not get synchronized with the source timer in Sync mode when the source timer is running with an external clock.                                        | X                                    |
| Input Capture                | Sync Mode                              | 11.            | The Input Capture (IC) module does not get synchronized with the source timer in Sync mode when the source timer is running with an external clock.                                         | Х                                    |
| UART1 and<br>UART2           | Smart Card/<br>Receive                 | 12.            | Receive interrupt is asserted early, affecting Smart Card operation.                                                                                                                        | Х                                    |
| UART1 and<br>UART2           | Smart Card/<br>Interrupt               | 13.            | Clearing a UxSCINT register status bit clears all status bits.                                                                                                                              | Х                                    |
| UART1 and<br>UART2           | Smart Card/<br>Waiting Time<br>Counter | 14.            | Waiting time is extended by 11 ETUs when WTCx > 10.                                                                                                                                         | Х                                    |
| SPI                          | Master Mode                            | 15.            | Transmit watermark interrupt is not asserted in Master mode with more than one data packet in FIFO.                                                                                         | Х                                    |
| I <sup>2</sup> C             | Slave Mode                             | 16.            | Bus data corruption with multiple slaves on bus.                                                                                                                                            | Х                                    |
| I <sup>2</sup> C             | Slave Mode                             | 17.            | With Slave in Receive mode, the Acknowledge Time Status bit (ACKTIM) has no effect if the Address Hold Enable (AHEN) and Data Hold Enable (DHEN) bits are disabled (AHEN = 0 and DHEN = 0). | Х                                    |
| I <sup>2</sup> C             | Slave Mode                             | 18.            | In 10-Bit Addressing mode with Address Hold Enable (AHEN = 1), the Acknowledge Time Status bit (ACKTIM) is not asserted only for the upper address byte (A9 and A8).                        | Х                                    |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY

| Module              | Feature             | Item<br>Number | Issue Summary                                                                                                                                                                           | Affected<br>Revisions <sup>(1)</sup> |
|---------------------|---------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|                     |                     | Number         |                                                                                                                                                                                         | В3                                   |
| I <sup>2</sup> C    | Address Hold        | 19.            | In Slave mode when AHEN = 1 (Address Hold Enabled), if ACKDT (Acknowledge Data bit) is set at the beginning of address reception, clock stretching will not happen after the 8th clock. | Х                                    |
| l <sup>2</sup> C    | Data Hold           | 20.            | In Slave mode when DHEN = 1 (Data Hold Enable), if ACKDT (Acknowledge Data bit) is set at the beginning of data reception, then a slave interrupt will not occur after the 8th clock.   | Х                                    |
| l <sup>2</sup> C    | Slave Mode          | 21.            | In Slave mode with general call and address hold enabled, when the general call address is received, the slave interrupt is not asserted after the 8th clock.                           | Х                                    |
| Output Compare (OC) | Cascade Mode        | 22.            | In Cascade mode with the Output Compare Data register (OCxR) and Secondary Data register (OCxRS) of the even OC module set to zero, then cascaded OC does not generate output.          | Х                                    |
| SPI                 | Slave Mode          | 23.            | In Slave mode, the RX watermark interrupt does not wake the device from Sleep, which causes loss of the first few receive bytes.                                                        | Х                                    |
| SPI                 | Audio PCM/DSP       | 24.            | SPI module follows the Right Justified mode of transmission and reception in PCM/DSP mode.                                                                                              | Х                                    |
| SPI                 | Slave Mode<br>Audio | 25.            | In Slave mode, the Most Significant bit (MSb) is missed in Left and Right Justified modes.                                                                                              | Х                                    |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**B3**).

#### 1. Module: UART

The Transmit Shift Register Empty (TRMT) bit is unreliable when there is back-to-back Break character transmission.

For back-to-back Break characters, the TRMT bit may not reflect the actual status. If user software is polling for this bit to be set, it may result in dummy bytes getting transmitted instead of Break characters.

#### Work around

Poll the UARTx Transmit Break bit, UTXBRK (UxSTA<11>), to be cleared instead of the TRMT bit (UxSTA<8>) to be set. The UTXBRK status bit will be cleared after a Break character transmission.

# **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 2. Module: A/D Converter

There is an incorrect VBG/2 voltage measurement of the A/D Converter at full speed.

When the A/D Converter is converting at full speed (500 ksps for 10-bit and 200 ksps for 12-bit), the A/D Converter count may not match the VBG/2 voltage.

#### Work around

The A/D Converter clock should be lowered to below 100 ksps (in 12-bit mode) to read the correct value of the VBG/2 voltage. In 10-bit mode, the clock must be lowered to below 200 ksps.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 3. Module: Input Capture

The even numbered timer does not reset on a source clock rollover in Synchronous Cascaded mode operation.

In the cascaded configuration, ICy:ICx (ICy represents the even numbered modules and ICx represents the odd numbered modules) form a single 32-bit module. In Synchronous Cascaded mode (IC32 = 1, ICTRIG = 0 and the SYNCSEL<4:0> bits are not equal to 0h), both timers, ICyTMR:ICxTMR, must reset on a Sync\_trig input from the 32-bit source timers, but only the odd timer (ICxTMR) is getting reset on a Sync\_trig input.

#### Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 4. Module: Output Compare 3, 4, 5 and 6

The first PWM pulse may not appear on the OCx pin if the timer source of the Output Compare x module is scaled down.

The first pulse on the OCx pin is missed in PWM mode when the timer source for the Output Compare x module is scaled down (1:8, 1:64 or 1:256) using the Timerx Input Clock Prescale Select bits, TCKPS<1:0> (TxCON<5:4>) bits.

#### Work around

- Configure the prescaler for the source timer to 1:1 for Output Compare 3, 4, 5 and 6.
- The Output Compare 1 or 2 module can be used. The scaled down timer (1:8, 1:64 or 1:256) can be used as a source for the Output Compare 1 and 2 modules.

|   | В3 |  |  |  |  |
|---|----|--|--|--|--|
| ĺ | Χ  |  |  |  |  |

#### 5. Module: CTMU

The Edge Enable bit, EDGEN (CTMUCON1<11>), generates a glitch on the CTEDx input.

Enabling the edges (EDGEN = 1) generates a glitch (edge):

 If the CTMU External Edge Input (CTEDx) is set for a falling edge and the level on this pin is low:

or

 If CTEDx is set for a rising edge and the level on this pin is high.

## Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 6. Module: UART1 and UART2

This issue applies to Smart Card/ISO7816 operation.

In T = 1 mode, for the last byte and when the LAST bit is set, an interrupt shall always be generated after 22 Elementary Time Units (ETUs), irrespective of the state of the Guard Time Interrupt Enable bit, GTCIE (UxSCINT<0>). The interrupt is occurring before 22 ETUs.

#### Work around

To use the Guard Time Counter (GTC) for T=1 block guard time, the last byte in a message block must have the GTC value set to 11 ETUs and the GTCIE (UxSCINT<0>) bit set. The LAST bit (UxTXREG<15>) should not be set.

#### Affected Silicon Revisions

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 7. Module: UART1 and UART2

This issue applies to Smart Card/ISO7816 operation.

The Guard Time Counter (GTC) is off by one count in T=0 and T=1 modes.

The GTC value stored in the UxGTC register is off by one count in both T=0 and T=1 modes. The actual guard time is, +1 ETU more, than the value specified in the GTC<8:0> bit.

#### Work around

The guard time value to be programmed in the GTC<8:0> bits must be decremented by one count

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 8. Module: POR/BOR

If Brown-out Reset (BOR) is disabled, the part may fail to come out of the Reset state during the VDD power-down and the subsequent power-up condition.

When BOR is disabled, in extremely rare cases, the part remains in the Reset state during the VDD power-down (not till Vss), followed by the subsequent power-up condition.

## Work around

There are three known work arounds for this issue:

- Always enable BOR by setting the Configuration Fuse bit, BOREN = 1 (CW3<12>).
- Use an external voltage supervisor chip on the MCLR pin to hold the MCLR low when the power supply voltage is between 1.4V and 2.0V. Release MCLR after the VDD is in the operating range.
- Make sure that VDD goes all the way to Vss before powering on.

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 9. Module: POR/BOR

When BOR is disabled, the part may not start at the minimum VDD specification.

#### Work around

There are two known work arounds for this issue:

- Always enable BOR by setting the Configuration Fuse bit, BOREN (CW3<12>) = 1.
- For initial start-up, make sure that the minimum VDD is more than 2.2V. Once the device is powered, it will operate down to the minimum VDD voltage specified in the data sheet specifications. This is a typical battery-operated application with a fully charged battery installed into the application. The part will continue to operate to the data sheet specifications.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 10. Module: Output Compare

The Output Compare x module does not get synchronized with the source timer in Sync mode when the source timer is running with an external clock.

In Synchronous mode, the internal 16-bit counter, OCxTMR, is synchronized with TMRx. When the source clock (TMRx) to the OCx module is running on an external clock, TCS (TxCON<1>) = 1, the OCxTMR is not synchronized with TMRx.

#### **Work around**

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 11. Module: Input Capture

The Input Capture x module does not get synchronized with the source timer in Sync mode when the source timer is running with an external clock.

In Synchronous mode, the internal 16-bit counter, ICxTMR, is synchronized with TMRx. When the source clock (TMRx) to the ICx module is running on an external clock, TCS (TxCON<1>) = 1, the ICxTMR is not synchronized with TMRx.

#### Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 12. Module: UART1 and UART2

The UARTx Receive Interrupt Flag (UxRXIF) may be asserted early, before the entire incoming data byte is received. As a result, during Smart Card operations, the data byte read from the UARTx Receive Buffer will not be valid.

#### Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 13. Module: UART1 and UART2

Clearing any one of the interrupt status bits in the UxSCINT register (i.e., GTCIF, WTCIF, TXRPTIF or RXRPTIF) may result in clearing of all of the status bits. The status of corresponding interrupt enable bits is not affected.

#### Work around

Before clearing any of the UxSCINT status bits, copy the contents of the register to memory.

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 14. Module: UART1 and UART2

When the value of the Waiting Time Counter (WTC) stored in UxWTC is greater than 10, the actual waiting time is extended by an additional 11 Elementary Time Units (ETUs). For example, when UxWTC = 11, the application will assert a waiting time of 22 ETUs.

#### Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 15. Module: SPI

While operating in Master mode (MSTEN = 1), the transmit watermark interrupt is not asserted if there is more than one entry in the FIFO buffer. This means, for various modes, that the interrupt is not asserted for:

- More than one byte to be transmitted in 8-bit mode;
- More than one word to be transmitted in 16-bit mode: or
- More than one double word to be transmitted in 32-bit mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 16. Module: I<sup>2</sup>C

In applications with multiple I<sup>2</sup>C slaves, bus data can become corrupted when the data payload sent to an addressed slave device matches the bus address of another (unaddressed) slave device.

#### Work around

Keep track of the bus address and data phases in software. When Address Hold Enable is used (the AHEN bit is set), the application can assert a NACK for any of the received bytes (invalid addresses and data bytes for other slave devices) until a Stop bit is received.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 17. Module: I<sup>2</sup>C

With the slave in Receive mode, the Acknowledge Time Status bit (ACKTIM) has no effect if the Address Hold Enable (AHEN) and Data Hold Enable (DHEN) bits are disabled.

The Acknowledge Time Status bit (ACKTIM) is asserted only if the Address Hold Enable (AHEN) or Data Hold Enable (DHEN) bits are enabled.

#### Work around

Instead of polling for the ACKTIM bit to be asserted, poll for assertion of the Receive Buffer Full (RBF) flag.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

## 18. Module: I<sup>2</sup>C

In 10-Bit Addressing mode with Address Hold Enable (AHEN = 1), the Acknowledge Time Status bit (ACKTIM) is not asserted only for the upper address byte (A9 and A8).

The ACKTIM bit is asserted for the lower address byte (A7 to A0).

## Work around

Instead of polling for the ACKTIM bit to be asserted, poll for assertion of the Receive Buffer Full (RBF) flag.

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 19. Module: I<sup>2</sup>C

In Slave mode when AHEN = 1 (Address Hold Enabled), if ACKDT (Acknowledge Data bit) is set at the beginning of address reception, clock stretching will not happen after the 8th clock.

#### **Work around**

In Slave mode, user software should clear the ACKDT (Acknowledge Data) bit on receiving the Start bit.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 20. Module: I<sup>2</sup>C

In Slave mode when DHEN = 1 (Data Hold Enabled), if the ACKDT (Acknowledge Data) bit is set at the beginning of data reception, then a slave interrupt will not occur after the 8th clock.

#### Work around

In Slave mode, user software should clear the ACKDT (Acknowledge Data) bit on receiving the Start bit.

# **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 21. Module: I<sup>2</sup>C

In Slave mode with general call (GCEN = 1) and address hold (AHEN = 1) enabled, when the general call address (0x00) is received, a slave interrupt is not asserted after the 8th clock.

#### Work around

Mask the address bits. Upon address reception, verify if it is a device/general call address and ACK address accordingly.

## **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

# 22. Module: Output Compare (OC)

When the OC module is used in Cascade mode with the Output Compare Data register (OCxR) and Secondary Data register (OCxRS) of the even OC module set to zero, then the cascaded OC does not generate output.

In the cascaded configuration, OCy:OCx (OCy represents the even numbered modules and OCx represents the odd numbered modules) form a single 32-bit module. In such a configuration, if OCyR and OCyRS are set to zero, then the cascaded OCyTMR:OCxTMR registers do not compare with the cascaded OCyR:OCxR and OCyRS:OCxRS registers. Hence, cascaded OC does not generate any output.

#### Work around

None.

#### **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 23. Module: SPI

The RX watermark interrupt is not asserted for the first few bytes in Sleep mode when the SPI slave is configured for 8, 16 or 32-Bit Enhanced Buffer mode (MSTEN = 0, ENHBUF = 1).

The interrupt does not get asserted for any value of the buffer mask (RXMSK<5:0>). For 8-bit mode, interrupt after 32; for 16-bit mode, interrupt after 16; for 32-bit mode, interrupt after 8.

#### Work around

Tie the SPI clock pin to the external interrupt in the slave device. This work around has a limitation on the SPI speed of 5 MHz.

| ВЗ |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 24. Module: SPI

The SPI module, irrespective of master or slave configured for PCM/DSP mode, follows the Right Justified mode of transmission and reception.

# Work around

None.

# **Affected Silicon Revisions**

| В3 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

# 25. Module: SPI

In Slave Left Justified or Right Justified modes, the Most Significant bit (MSb) of the data is missed.

# Work around

None.

| В3 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS30010038**C**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

# 1. Module: Pin Diagrams

AN9 has been removed from all 28-Pin diagrams and tables. This analog channel is unimplemented in 28-pin devices.

## 2. Module: Memory Organization

In Table 4-20, ANSB6 is unimplemented. The reset value has been changed to F20F.

## 3. Module: I/O Ports

In Register 11-2, ANSB6 is unimplemented. The bit value has been changed to U-0.

#### 4. Module: Timer2/3 and Timer4/5

At the beginning of the Timer2/3 and Timer4/5 section, the following bullet item:

- Timer Operation during Idle and Sleep modes has been changed to:
- Timer Operation during Idle mode

# 5. Module: Inter-Integrated Circuit (I<sup>2</sup>C)

In Register 17-2, the following note has been added to the SDAHT bit description:

Note 1: This must be set to '0' for 1 MHz operation.

# 6. Module: Inter-Integrated Circuit (I<sup>2</sup>C)

Equation 17-1 has been updated. The changes are shown below in **bold**:

EQUATION 17-1: COMPUTING BAUD RATE RELOAD VALUE<sup>(1)</sup>

$$I2CBRG = \left( \left( \frac{1}{FSCL} - Delay \right) \times \frac{FCY}{2} \right) - 2$$

Note 1: Based on Fcy = Fosc/2; Doze mode and PLL are disabled.

# 7. Module: 12-Bit A/D Converter With Threshold Detect

In Figure 24-1, Note 1 has been updated to include AN9:

Note 1: **AN9** through AN12 are implemented on 44-pin devices only.

Removed Note 3 since AN8 is implemented on PIC24FJ128GA204 devices.

# 8. Module: 12-Bit A/D Converter With Threshold Detect

In Register 24-6, AN9 has been added to Note 2 to indicate that it is unimplemented in 28-bit devices.

## 9. Module: Special Features

In Register 29-2, the default value for bit 11 is has been changed to '0'.

# 10. Module: Memory Organization

In Table 4-4, the CN0PDE (CNPD1<0>), CN1PDE (CNPD1<1>), CN0PUE (CNPU1<0>) and CN1PUE (CNPU1<1>) bits are unimplemented.

# 11. Module: Power-Saving Features

In Table 10-2, Note 2 should be removed as it does not apply.

# 12. Module: I<sup>2</sup>C

Figure 32-5 and Figure 32-7 are modified as shown in the figures below.

FIGURE 32-5: I<sup>2</sup>C BUS DATA TIMING CHARACTERISTICS (MASTER MODE)



# FIGURE 32-7: I<sup>2</sup>C BUS DATA TIMING CHARACTERISTICS (SLAVE MODE)



# 13. Module: I<sup>2</sup>C

In Register 17-3: I2CxSTAT, the S (I2CxSTAT<3>) and P (I2CxSTAT<4>) bits are read-only.

#### 14. Module: RTCC

In Section 21.1, the following information is added:

If the RTCC is running from the external VBAT supply pin, the SOSC or LPRC clock source must be used. The external oscillator will not function in VBAT modes.

#### 15. Module: Device Overview

In Figure 1-1: PIC24FJ128GA204 Family General Block Diagram, the BGBUF1 and BGBUF2 pins are removed.

## 16. Module: Device Overview

In Table 1-3: PIC24FJ128GA204 Family Pinout Description, the following changes are made:

- 1. RP6 for 28-Pin SPDIP/SOIC/SSOP is available only on Pin 15.
- 2. ASDA1 for 44-Pin TQFP/QFN is available on Pin 41.

# APPENDIX A: DOCUMENT REVISION HISTORY

#### Rev A Document (6/2014)

Initial release of this document; issued for silicon revision B3.

This version includes the following silicon issues 1 (UART), 2 (A/D Converter), 3 (Input Capture), 4 (Output Compare 3, 4, 5 and 6), 5 (CTMU), 6-7 (UART1 and UART2), 8-9 (POR/BOR), 10 (Output Compare) and 11 (Input Capture).

#### Rev B Document (1/2015)

Adds silicon issues 12 through 14 (UART1 and UART2), 15 (SPI) and 16 (I<sup>2</sup>C).

Updates the title of existing silicon issues 6 and 7 as "UART1 and UART2", in accordance with standard documentation practice. The actual issues themselves, as they relate to the Smart Card/ISO7816 functionality of the UART, remain unchanged.

Adds data sheet clarifications 1 (Triple Comparator) and 2 (Packaging).

## Rev C Document (6/2015)

Adds silicon issues 17 (I<sup>2</sup>C), 18 (I<sup>2</sup>C) and 19 (I/O Ports).

Removes data sheet clarifications 1 (Triple Comparator) and 2 (Packaging).

Adds new data sheet clarifications 1 (Pin Diagrams), 2 (Memory Organization), 3 (I/O Ports), 4 (Timer2/3 and Timer4/5), 5 (Inter-Integrated Circuit (I<sup>2</sup>C)), 6 (Inter-Integrated Circuit (I<sup>2</sup>C)), 7 (12-Bit A/D Converter With Threshold Detect), 8 (12-Bit A/D Converter With Threshold Detect), 9 (Special Features) and 10 (Memory Organization).

## Rev D Document (7/2015)

Removes silicon issue 19 (I/O Ports). Adds new data sheet clarification 11 (Power-Saving Features).

## Rev E Document 2/2017

Adds silicon issues 19 ( $I^2C$ ), 20 ( $I^2C$ ), 21 ( $I^2C$ ), 22 (Output Compare (OC)), 23 (SPI), 24 (SPI) and 25 (SPI).

Adds new data sheet clarifications 12 ( $I^2C$ ), 13 ( $I^2C$ ), 14 (RTCC), 15 (Device Overview) and 16 (Device Overview).

## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014-2017, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-1398-1



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta
Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY

Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100

Fax: 852-2401-3431 **China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

## ASIA/PACIFIC

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065

Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828

Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Tel: 972-9-744-77

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90

Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820