# TLE 8203E Mirror Power IC **Automotive Power** #### **Table of Contents** ## **Table of Contents** | 1 | Overview | 3 | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | 2 | Block Diagram | 4 | | <b>3</b><br>3.1<br>3.2 | Pin Configuration Pin Assignment Pin Definitions and Functions | 5 | | <b>4</b><br>4.1<br>4.2<br>4.3 | General Product Characteristics Absolute Maximum Ratings Operating Range Thermal Resistance | 7<br>8 | | <b>5</b><br>5.1<br>5.2<br>5.3 | Monitoring Functions Power Supply Monitoring Temperature Monitoring Current Sense | 9<br>9 | | 6<br>6.1<br>6.2<br>6.3<br>6.4 | Power Supply General | . 11<br>. 11<br>. 11 | | 7<br>7.1<br>7.2<br>7.3<br>7.4<br>7.5 | SPI General Register Address SPI Bit Definitions Status Register Address Selection and Reset Electrical Characteristics PWM Inputs | . 12<br>. 12<br>. 13<br>. 15<br>. 17 | | <b>8</b><br>8.1<br>8.2 | Power-Outputs 4-6 (Bridge Outputs) Protection and Diagnosis Electrical Characteristics | . 19 | | <b>9</b><br>9.1<br>9.2 | Power-Output 7 (Mirror Heater Driver) Protection and Diagnosis Electrical Characteristics | . 23 | | <b>10</b><br>10.1<br>10.2 | Power-Outputs 8 and 10 (Lamp drivers) | . 26 | | <b>11</b><br>11.1 | Logic In- and Outputs | | | <b>12</b><br>12.1 | Application Information | | | 13 | Package Outlines | . 31 | | 14 | Revision History | . 32 | Mirror Power IC TLE 8203E **TLE 8203E** ### 1 Overview #### **Features** - Three half-bridges ( 1 x 0.7 $\Omega$ ; 2 x 1.3 $\Omega$ $R_{\rm DSON(MAX)}$ @ T<sub>J</sub>=150°C ) for mirror position - High-side switch ( $0.17\Omega R_{\rm DSON(MAX)}$ @ $T_{\rm J}$ =150°C ) for mirror defrost - Two high-side switches ( $0.8\Omega\,R_{\rm DSON(MAX)}$ @ T<sub>J</sub>=150°C ) for 5 W and 10 W lamps - · Current sense analog output with multiplexer - All outputs with short circuit protection and diagnosis - Over-temperature protection with warning - · Open load diagnosis for all outputs - Charge pump-Output for n-channel MOSFET reverse-polarity protection - · Very low current consumption in sleep mode - · Standard 16-bit SPI for control and diagnosis - Over- and Under-voltage Lockout - · DSO package with exposed pad for low thermal resistance - Part of scalable door family products - Green Product (RoHS compliant) - AEC Qualified PG-DSO-36-50 #### **Functional Description** The TLE 8203E is an Application Specific Standard Product for automotive mirror control applications. It includes the power stages necessary to drive mirror loads such as mirror position, mirror defrost and 5W or 10W lamp, i.e. turn signal. It is a monolithic die based on Infineon's smart mixed technology SPT which combines bipolar and CMOS control circuitry with DMOS power devices. The short circuit and over-temperature protection and detailed diagnosis offered meet the automotive application safety requirements. The current sense output mprove system reliability and performance. The standard SPI interface saves microcontroller I/O lines while still providing flexible control of the power stages and a detailed diagnosis. | Туре | Package | Marking | |-----------|--------------|----------| | TLE 8203E | PG-DSO-36-50 | TLE8203E | Final Data Sheet 3 Rev. 0.9, 2009-01-23 **Block Diagram** ## 2 Block Diagram Figure 1 Block Diagram **Pin Configuration** ## **3** Pin Configuration ## 3.1 Pin Assignment Figure 2 Pin Configuration PG-DSO-36-50 ## 3.2 Pin Definitions and Functions | Pin | Symbol | Function | |------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cooling | GND | Cooling Tab; internally connected to GND; | | tab | | To reduce thermal resistance, place cooling areas and thermal vias on PCB. | | 1, 18,<br>19, 36 | GND | Ground; internally connected to cooling tab (exposed pad). | | 2 | OUT5 | Power-Output of Half-Bridge output 5; DMOS half-bridge (mirror position). | | 3 | OUT6 | Power-Output of Half-Bridge output 6; DMOS half-bridge (mirror position). | | 4, 26,<br>30, 33 | $V_{S}$ | <b>Power Supply</b> ; needs decoupling capacitors to GND. > 47 $\mu$ F electrolytic in parallel with 100 nF ceramic is recommended. All $V_{\rm S}$ pins must be connected externally. | | 5 | INH | <b>Inhibit</b> ; active low. Sets the device in sleep mode with low current consumption when left open or pulled to LOW. Has an internal pull-down current source. | | 6 | PWM1 | <b>Logic Input for Direct Power Stage Control;</b> direct input to control the high-side switches selected by the SPI xsel1 bits in control register CtrlReg01. | | 7 | PWM2 | <b>Logic Input for Direct Power Stage Control;</b> direct input to control the switches selected by the SPI xsel2 bits in control register CtrlReg11. | ## **Pin Configuration** | Pin | Symbol | Function | |--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | ISO | <b>Current Sense Output</b> ; Mirrors the current of the high-side switch selected by the current sense multiplexer control bits ISx. | | 9 | $V_{DD}$ | <b>Logic Supply Voltage;</b> needs decoupling capacitors to GND (pin 1). 10 μF electrolytic in parallel with 10 nF ceramic is recommended. | | 10 | DO | <b>Serial Data Output;</b> Transfers data to the master when the chip is selected by CSN = LOW. Data transmission is synchronized by CLK, DO state is changed on the rising edge of CLK. The most significant bit (MSB) is transferred first. The pin is tristated as long as CSN = HIGH. | | 11 | CLK | <b>Serial Data Clock Input</b> ; Receives the clock signal from the master and clocks the SPI shift register. Has an internal pull-down current source. | | 12 | CSN | <b>Serial Port Chip Select Not Input;</b> SPI communication is enabled by pulling CSN to LOW. CLK must be LOW during the transition of CSN. The CSN-pin has an internal pull-up current source. | | 13 | DI | <b>Serial Data Input</b> ; Receives serial data from the master when the chip is selected by CSN = LOW. Data transmission is synchronized by CLK. Data are accepted on the falling edge of CLK. The LSB is transferred first. The DI-pin has an internal pull-down current source. | | 14 | GO | <b>Gate Out</b> ; Charge pump output to drive the gate of external n-channel MOSFET for reverse polarity protection. | | 15, 16 | N.C | Not Connected | | 20, 21 | N.C | Not Connected | | 22 | N.C | Not Connected | | 24 | N.C | Not Connected | | 25 | OUT10 | Power-Output of High-Side Switch output 10; DMOS high-side switch (lamp driver | | 27 | СР | <b>Charge Pump;</b> pin for optional external charge-pump reservoir capacitor. 3.3 nF to $V_{\rm S}$ is recommended. | | 28 | N.C | Not Connected | | 29 | OUT8 | Power-Output of High-Side Switch output 8; DMOS high-side switch (lamp driver) | | 31, 32 | OUT7 | Power Output of High-Side Switch output 7; DMOS high-side switch (mirror heat) | | 34 | OUT4 | Power-Output of Half-Bridge output 4; DMOS half-bridge (sum of mirror position). | | 35 | N.C. | Not Connected | **General Product Characteristics** ## 4 General Product Characteristics ## 4.1 Absolute Maximum Ratings Absolute Maximum Ratings 1) $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | Lim | nit Values | Unit | Conditions | |---------|---------------------------------------------------------------------|-----------|----------|--------------------|------|------------| | | | | Min. | Max. | | | | Voltage | es | 1 | <u> </u> | | | | | 4.1.1 | Supply voltage | $V_{S}$ | -0.3 | 40 | V | _ | | 4.1.2 | Logic supply voltage | $V_{DD}$ | -0.3 | 5.5 | V | _ | | 4.1.3 | Logic input- and output voltages | | -0.3 | 5.5 | V | _ | | 4.1.4 | Voltage at GO-pin | $V_{GO}$ | -16 | V <sub>S</sub> + 5 | V | _ | | Tempe | ratures | * | | - | * | * | | 4.1.5 | Junction Temperature | $T_{j}$ | -40 | 150 | °C | _ | | 4.1.6 | Storage Temperature | $T_{stg}$ | -50 | 150 | °C | _ | | ESD St | usceptibility | | | | | - | | 4.1.7 | ESD capability of power stage output and $V_{\rm S}$ pins vers. GND | $V_{ESD}$ | _ | 4 | kV | 2) | | 4.1.8 | ESD capability of logic pins and ISO pin vers. GND | $V_{ESD}$ | _ | 2 | kV | 2) | <sup>1)</sup> Not subject to production test, specified by design. Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> Human Body Model according to JEDEC EIA/JESD22-A114-B (1.5k $\Omega$ , 100 pF) #### **General Product Characteristics** ## 4.2 Operating Range | Pos. | Parameter | Symbol | Limit Values | | Unit | Conditions | | |-------|---------------------------------------------------|------------------------|--------------|------|------|---------------------------------------|--| | | | | Min. | Max. | | | | | 4.2.1 | Supply voltage range for normal operation | $V_{S}$ | 8 | 20 | V | - | | | 4.2.2 | Extended supply voltage range for operation | V <sub>S(ext)</sub> | 5 | 40 | V | (Limit Values<br>Deviations possible) | | | 4.2.3 | Logic supply voltage range for normal operation | $V_{DD}$ | 4.75 | 5.25 | V | - | | | 4.2.4 | Extended logic supply voltage range for operation | $V_{\mathrm{DD(ext)}}$ | 4.75 | 5.5 | V | (Limit Values<br>Deviations possible) | | | 4.2.5 | SPI clock frequency | $f_{CLK}$ | _ | 2 | MHz | _ | | | 4.2.6 | Junction temperature | $T_{\rm j}$ | -40 | 150 | °C | _ | | Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. #### 4.3 Thermal Resistance | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |-------|---------------------|------------|--------------|------|------|------|------------| | | | | Min. | Тур. | Max. | | | | 4.3.1 | Junction to Case | $R_{thjC}$ | _ | 5 | _ | K/W | 1) | | 4.3.2 | Junction to Ambient | $R_{thjA}$ | _ | 25 | _ | K/W | 1) 2) | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer **Monitoring Functions** ## 5 Monitoring Functions ## 5.1 Power Supply Monitoring The power supply Voltage $V_{\rm S}$ is monitored for over- and under-voltage. #### Under Voltage If the supply voltage $V_{\rm S}$ drops below the switch off voltage $V_{\rm UV\ OFF}$ , all output transistors are switched off and the power supply fail bit PSF is set. The error is not latched, i.e. if $V_{\rm S}$ rises again and reaches the switch on voltage $V_{\rm LIV\ ON}$ , the power stages are restarted and the error bit is reset. #### Over Voltage If the supply voltage $V_{\rm S}$ rises above the switch off voltage $V_{\rm OV\ OFF}$ , all output transistors are switched off and the power supply fail bit (bit 7 of the SPI diagnosis word) is set. The error is not latched, i.e. if $V_{\rm S}$ falls again and reaches the switch on voltage $V_{\rm OV\ ON}$ , the power stages are restarted and the error is reset. ## 5.1.1 Characteristics Power Supply Monitoring #### **Electrical Characteristics: Power Supply Monitoring** $T_{\rm j}$ = -40 °C to +150 °C; INH = High; all outputs open, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |-------|-----------------------|-----------------|--------------|------|------|------|--------------------------------| | | | | Min. | Тур. | Max. | | | | 5.1.1 | UV-Switch-ON voltage | $V_{\sf UVON}$ | _ | _ | 5.2 | V | $V_{\rm S}$ increasing | | 5.1.2 | UV-Switch-OFF voltage | $V_{\sf UVOFF}$ | 4.0 | _ | 5.0 | V | $V_{\rm S}$ decreasing | | 5.1.3 | UV-ON/OFF-Hysteresis | $V_{\sf UVHY}$ | _ | 0.25 | _ | V | $V_{ m UVON}$ - $V_{ m UVOFF}$ | | 5.1.4 | OV-Switch-OFF voltage | $V_{OVOFF}$ | 21 | _ | 25 | V | $V_{\rm S}$ increasing | | 5.1.5 | OV-Switch-ON voltage | $V_{OVON}$ | 20 | _ | 24 | V | $V_{\rm S}$ decreasing | | 5.1.6 | OV-ON/OFF-Hysteresis | $V_{OVHY}$ | 0.5 | 1 | _ | V | $V_{OVOFF}$ - $V_{OVON}$ | ### 5.2 Temperature Monitoring Temperature sensors are integrated in the power stages. The temperature monitoring circuit compares the measured temperature to the warning and shutdown thresholds. If one or more temperature sensors reach the warning temperature, the temperature warning bit TW is set to HIGH. This bit is not latched (i.e. if the temperature falls below the warning threshold (with hysteresis), the TW bit is reset to LOW again). If one or more temperature sensors reach the shut-down temperature, the outputs are shut down as described in the next paragraph and the temperature shut-down bit TSD is set to HIGH. The shutdown is latched (i.e. the output stages remain off and the TSD bit set high until a SRR command is sent or a power-on reset is performed). If one or more temperature sensors reaches the shutdown threshold, all outputs are switched off. **Monitoring Functions** ## 5.2.1 Characteristics Temperature Monitoring #### **Electrical Characteristics: Temperature Monitoring** $V_{\rm S}$ = 8 V to 20 V; $V_{\rm DD}$ = 4.75 V to 5.25 V, INH = High; all outputs open, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |-------|------------------------------------------------------|--------------------------|--------------|------|------|------|------------| | | | | Min. | Тур. | Max. | | | | 5.2.1 | Thermal warning junction temperature <sup>1)</sup> | $T_{jW}$ | 120 | 145 | 170 | °C | _ | | 5.2.2 | Temperature warning hysteresis <sup>1)</sup> | $\Delta T_{jW}$ | _ | 30 | _ | K | _ | | 5.2.3 | Thermal shutdown junction temperature <sup>1)</sup> | $T_{jSD}$ | 150 | 175 | 200 | °C | _ | | 5.2.4 | Thermal switch-on junction temperature <sup>1)</sup> | $T_{jSO}$ | 120 | _ | 170 | °C | _ | | 5.2.5 | Temperature shutdown hysteresis <sup>1)</sup> | $\Delta T_{jSD}$ | _ | 30 | _ | K | _ | | 5.2.6 | Ratio of SD to W temperature <sup>1)</sup> | $T_{\rm jSD}/T_{\rm jW}$ | 1.05 | 1.20 | _ | _ | _ | | | | | | | | | | <sup>1)</sup> Not subject to production test, specified by design. #### 5.3 Current Sense A current proportional to the output current that flows from the selected power output to GND is provided at the ISO (I sense out) pin. The output selection is done via the SPI. The sense current can be transformed into a voltage by an external sense resistor and provided to an A/D converter input (see **Chapter 12**). #### 5.3.1 Characteristics Current Sense ## **Electrical Characteristics: Current Sense** | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |--------|-----------------------------|----------------|--------------|------|------|------|----------------------------------------------------| | | | | Min. | Тур. | Max. | | | | HS4 (R | Register IS = 011) | , | 1 | | | ' | • | | 5.3.1 | Output voltage range | $V_{ISO4}$ | 0 | _ | 3 | V | $V_{\rm DD}$ = 5 V | | 5.3.2 | Current sense ratio | $k_{ILIS4}$ | _ | 1000 | _ | _ | $k_{\text{ILIS}} = I_{\text{OUT}}/I_{\text{ISO}};$ | | 5.3.3 | Current sense accuracy | $k_{ILISacc4}$ | _ | _ | 10 | % | $I_{\rm OUT}$ > 1.5 A | | HS7 (R | Register IS = 100) | | | | | | • | | 5.3.4 | Output voltage range | $V_{ISO7}$ | 0 | _ | 3 | V | $V_{\rm DD}$ = 5 V | | 5.3.5 | Current Sense Ratio for HS7 | $k_{ILIS7}$ | _ | 2000 | _ | _ | $k_{\text{ILIS}} = I_{\text{OUT}}/I_{\text{ISO}};$ | | 5.3.6 | Current Sense accuracy | $k_{ILISacc7}$ | _ | _ | 10 | % | <i>I</i> <sub>OUT</sub> > 2 A | **Power Supply** ## 6 Power Supply #### 6.1 General The TLE 8203E has two power domains: All power drivers are connected to the supply voltage $V_{\rm S}$ which is connected to the automotive 12 V board-net. The internal logic part is supplied by a separate Voltage $V_{\rm DD}$ = 5 V. The advantage of this system is that information stored in the logic remains intact in the event of short-term failures in the supply voltage $V_{\rm S}$ . The system can therefore continue to operate after $V_{\rm S}$ has recovered, without having to be reprogrammed. A rising edge on $V_{\rm DD}$ triggers an internal Power-On Reset (POR) to initialize the IC at power-on. All data stored internally is deleted, and the outputs are switched to high-impedance status (tristate). ## 6.2 Sleep-Mode The TLE 8203E can be put in a low current-consumption mode by setting the input INH to LOW. The INH pin has an internal pull-down current source. In sleep-mode, all output transistors are turned off and the SPI is not operating. When enabling the IC by setting INH from L to H, a Power-On Reset is performed as described above. ## 6.3 Reverse Polarity The TLE 8203E requires an external reverse polarity protection. The gate-driver (charge-pump output) for an external n-channel logic-level MOSFET is integrated. The gate voltage is provided at pin GO which should be connected as shown in the application diagram. #### 6.4 Electrical Characteristics #### **Electrical Characteristics: Power Supply** | Pos. | Parameter | Symbol | | Limit Values | | | Conditions | |--------|-----------------------------|----------------------|---------|--------------|------|----|--------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Currer | nt Consumption | · | | • | | | | | 6.4.1 | Supply current | $I_{S}$ | _ | 1.0 | 7.0 | mA | _ | | 6.4.2 | Logic supply current | $I_{DD}$ | _ | 2.5 | 10 | mA | SPI not active | | 6.4.3 | Supply quiescent current | $I_{S_{Q}}$ | _ | 2.5 | 5 | μΑ | INH = L; | | 6.4.4 | Logic quiescent current | $I_{DD_{Q}}$ | _ | 0.2 | 1 | μΑ | $V_{\rm S}$ = 14 V; | | 6.4.5 | Total quiescent current | $I_{S_Q} + I_{DD_Q}$ | Q - | 3 | 6 | μΑ | $V_{\text{OUTX}} = 0 \text{ V};$<br>$T_{\text{j}} < 85 ^{\circ}\text{C}$ | | Charge | Pump-output for Reverse-Pol | arity Protection | FET (GC | O) | | | | | 6.4.6 | Gate-Voltage | $V_{GO}$ - $V_{S}$ | 5 | _ | 8 | V | $I_{\rm GO}$ = 50 $\mu$ A | | 6.4.7 | Setup-time | $t_{GO}$ | _ | _ | 1 | ms | _ | | 6.4.8 | Reverse leakage current | $I_{lkGO}$ | _ | _ | 5 | μΑ | $V_{\rm S}$ = 0 V;<br>$V_{\rm GO}$ = -14 V | | | | | | | | | $V_{\rm GO}$ = -14 V | #### 7 SPI #### 7.1 General The SPI is used for bidirectional communication with a control unit. The TLE 8203E acts as SPI-slave and the control unit acts as SPI-master. The 16-bit control word is read via the DI serial data input. The status word appears synchronously at the DO serial data output. The communication is synchronized by the serial clock input CLK. Standard data transfer timing is shown in **Figure 3**. The clock polarity is data valid on falling edge. CLK must be low during CSN transition. The transfer is MSB first. The transmission cycle begins when the chip is selected with the chip-select-not (CSN) input (H to L). Then the data is clocked through the shift register. The transmission ends when the CSN input changes from L to H and the word which has been read into the shift register becomes the control word. The DO output switches then to tristate status, thereby releasing the DO bus circuit for other uses. The SPI allows to parallel multiple SPI devices by using multiple CSN lines. The SPI can also be used with other SPI-devices in a daisy-chain configuration. Figure 3 SPI Standard Data Transfer Timing ### 7.2 Register Address The 16-bit SPI frame is composed of an addressable block, an address-independent block and a 2-bit address as shown in **Figure 4**. The control word transmitted from the master to the TLE 8203E is executed at the end of the SPI transmission (CSN L -> H) and remains valid until a different control word is transmitted or a power on reset occurs. At the beginning of the SPI transmission (CSN H -> L), the diagnostic data currently valid are latched into the SPI and transferred to the master. For Status Register address handling, please refer to Section 7.4. Figure 4 SPI Structure ## 7.3 SPI Bit Definitions #### 7.3.1 Control - Word Table 1 Input (Control) Data Register | Bit | CtrlReg 00 CtrlReg 01 CtrlReg 10 Mirror Heat Control PWM1 Input Select Mirror and Lamp-driver | | CtrlReg 11<br>PWM2 Input Select | | |------|-----------------------------------------------------------------------------------------------|--------------|---------------------------------|----------| | | | | Control | | | 15 | X | HS7sel1 | LS4ON | HS7sel2 | | 14 | х | HS8sel1 | HS4ON | HS8sel2 | | 13 | х | х | LS5ON | х | | 12 | х | HS10sel1 | HS5ON | HS10sel2 | | 11 | х | х | LS6ON | х | | 10 | х | х | HS6ON | х | | 9 | HS7ON | х | HS8ON | х | | 8 | Testmode = 0 | х | х | х | | 7 | Testmode = 0 | OpL7ON | HS100N | OpL8ON | | 6 | Testmode = 0 | Testmode = 0 | х | OpL10ON | | Addr | ess - Independent Data | , | , | 1 | | 5 | IS_2 | IS_2 | IS_2 | IS_2 | | 4 | IS_1 | IS_1 | IS_1 | IS_1 | | 3 | IS_0 | IS_0 | IS_0 | IS_0 | | 2 | SRR | SRR | SRR | SRR | | Addr | ess - Bits | • | | | | 1 | RA_1 = 0 | RA_1 = 0 | RA_1 = 1 | RA_1 = 1 | | 0 | RA_0 = 0 | RA_0 = 1 | RA_0 = 0 | RA_0 = 1 | Note: Testmode is entered when the Testmode bits are set to High. Otherwise set to Low for normal operation. Table 2 Control Bit Definitions | Control Bit | Definiti | ion | | | | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------|--|--|--|--|--| | LSxON | Low-sid | le switch no | . x is turne | d ON (OFF) if this bit is set to HIGH (LOW). | | | | | | | HSxON | High-sid | High-side switch no. x is turned ON (OFF) if this bit is set to HIGH (LOW). | | | | | | | | | xsel1 | Powers | Power switch x is selected to be switched by the PWM1 input. | | | | | | | | | xsel2 | Powers | switch x is s | elected to | be switched by the PWM2 input | | | | | | | OpLxON | The pull-up current for open-load detection on output 4, 5 and 6 are switched on (off) if this bit is set to HIGH (LOW). | | | | | | | | | | IS_x | The out | put for the | current sen | se multiplexer is selected by these bits: | | | | | | | | IS_2 | IS_1 | IS_0 | Power stage selected for current sense | | | | | | | | 0 | 0 | 0 | x | | | | | | | | 0 | 0 | 1 | x | | | | | | | | 0 | 1 | 0 | x | | | | | | | | 0 | 1 | 1 | HS4 | | | | | | | | 1 | 0 | 0 | HS7 | | | | | | | | all othe | rs | 1 | no output selected ( $I_{ISO} = 0$ ) | | | | | | | SRR | Status Register Reset. If set to high, the error bits of the selected status register are reset af transmission of the data in the next SPI frame (see Chapter 7.4). | | | | | | | | | | RA_x | _ | | | control-register address for the current SPI transmission and the e next SPI transmission. | | | | | | ## 7.3.2 Diagnosis Table 3 Output (Status) Data Register | Bit | StatReg 00<br>Lock and Mirror Heat | StatReg 01<br>Lock and Mirror Heat | StatReg 10<br>Mirror and Lamp-driver | _ | |------|------------------------------------|------------------------------------|--------------------------------------|---------------------------| | | Overload | Open Load | Overload | Open Load | | | valid for input data RA = | valid for input data RA = | valid for input data RA = | valid for input data RA = | | | 00 | 01 | 10 | 11 | | 15 | х | х | LS4OvL | LS4OpL | | 14 | х | х | HS40vL | х | | 13 | Х | х | LS50vL | LS5OpL | | 12 | Х | х | HS5OvL | Х | | 11 | Х | х | LS6OvL | LS6OpL | | 10 | х | х | HS6OvL | х | | 9 | HS70vL | HS7OpL | HS80vL | HS8OpL | | 8 | Х | х | х | Х | | 7 | Х | х | HS10OvL | HS10OpL | | 6 | Х | х | х | х | | Addr | ess - Independent Data | | | - | | 5 | PSF | PSF | PSF | PSF | | 4 | TSD | TSD | TSD | TSD | | 3 | TW | TW | TW | TW | | Erro | <sup>r</sup> Flags | | | I . | Table 3 Output (Status) Data Register (cont'd) | Bit | StatReg 00<br>Lock and Mirror Heat<br>Overload | StatReg 01<br>Lock and Mirror Heat<br>Open Load | StatReg 10<br>Mirror and Lamp-driver<br>Overload | StatReg 11<br>Mirror and Lamp-driver<br>Open Load | |-----|------------------------------------------------|-------------------------------------------------|--------------------------------------------------|---------------------------------------------------| | 2 | EF_11 | EF_11 | EF_11 | EF_10 | | 1 | EF_10 | EF_10 | EF_01 | EF_01 | | 0 | EF_01 | EF_00 | EF_00 | EF_00 | Note: x-bits are set to low Table 4 Status Bit Definitions | Status Bit | Definition | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LSxOvL | Low-Side switch Over Load. Set to HIGH if low-side switch no. x is shut down due to overcurrent | | - | or overtemperature or crosscurrent. | | HSxOvL | High-Side switch Over Load. Set to HIGH if high-side switch no. x is shut down due to | | | overcurrent or overtemperature or crosscurrent. | | LSxOpL | Low-Side switch open load. Set to HIGH if open load (undercurrent) is detected in low-side switch x. | | HSxOpL | High-Side switch Open Load. Set to HIGH if open load is detected in high-side switch x. | | PSF | Power Supply Fail. Set to HIGH if the Voltage at the $V_{\rm S}$ pin is below the $V_{\rm S}$ undervoltage threshold or above the $V_{\rm S}$ overvoltage threshold. | | TSD | All powerstages are shut down due to overtemperature. | | TW | One or more powerstages have reached the warning temperature. | | EF_xy | Error Flag for StatReg xy. Set to HIGH if any bit is set to HIGH StatReg xy. | | N.C. | Not connected. These bits may be used for test-mode purposes. They are set to fixed LOW in normal operation. | ## 7.4 Status Register Address Selection and Reset The SPI is using a standard shift-register concept with daisy-chain capability. Any data transmitted to the SPI will be available to the internal logic part at the end of the SPI transmission (CSN L -> H). To read a specific register, the address of the register is sent by the master to the SPI in a first SPI frame. The data that corresponds to this address is transmitted by the SPI DO during the following (second) SPI frame to the master. The default address for Status Register transmission after Power-ON Reset is 00. The Status-Register-Reset command-bit is executed after the next SPI transmission. The three bits RA\_0, RA\_1 and SRR act as command to read and reset (or not reset) the addressed Status-Register. This is also explained in **Figure 5**. The TSD status bit is not part of the addressable data but of the address independent data. When any of the status registers is reset, the TSD bit is reset, too. Figure 5 Status Register Addressing and Reset ## 7.4.1 Error-Flag In addition to the 16 bits transferred from the TLE 8203E to the SPI master, an additional Error Flag (EF) is transmitted at the DO pin. The EF status is shown on the DO pin after CSN H -> L, before the first rising edge at CLK, as shown in **Figure 6**. The Error flag is set to H if any of the Status Registers contains an error message (i.e. $EF = EF_00$ or $EF_10$ or $EF_11$ ). Figure 6 Error Flag Transmission on DO during Standard SPI Transmission (top), or without Additional SPI Transmission, CLK Low (bottom) #### 7.5 Electrical Characteristics #### **Electrical Characteristics: SPI-Timing** $V_{\rm S}$ = 8 V to 20 V; $V_{\rm DD}$ = 4.75 V to 5.25 V, $T_{\rm j}$ = -40 °C to +150 °C; INH = High; all outputs open, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | | Limit Val | ues | Unit | Conditions | |--------|-------------------------------------|------------------|------|-----------|------|------|------------| | | | | Min. | Тур. | Max. | | | | 7.5.1 | CSN lead time | $t_{lead}$ | 100 | _ | _ | ns | 1) | | 7.5.2 | CSN lag time | $t_{\text{lag}}$ | 100 | _ | _ | ns | 1) | | 7.5.3 | Fall time for CSN, CLK, DI, DO | $t_{f}$ | _ | _ | 25 | ns | 1) | | 7.5.4 | Rise time for CSN, CLK, DI, DO | $t_{r}$ | _ | _ | 25 | ns | 1) | | 7.5.5 | DI data setup time | $t_{\rm SU}$ | 40 | _ | _ | ns | 1) | | 7.5.6 | DI data hold time | $t_{h}$ | 40 | _ | _ | ns | 1) | | 7.5.7 | DI data valid time | $t_{v}$ | _ | _ | 50 | ns | 1) | | 7.5.8 | DO data setup time | $t_{DOsetup}$ | 0 | _ | 60 | ns | 1) | | 7.5.9 | DO data hold time | $t_{DOhold}$ | 50 | _ | _ | ns | 1) | | 7.5.10 | No-data-time between SPI | $t_{nodata}$ | 5 | _ | _ | μs | 1) | | | commands | | | | | | | | 7.5.11 | Clock frequency | $f_{CL}$ | _ | _ | 2 | MHz | 1) | | 7.5.12 | Duty cycle of incoming clock at CLK | _ | 40 | _ | 60 | % | 1) | <sup>1)</sup> SPI Timing is not subject to production test - specified by design. SPI functional test is performed at 5 MHz CLK frequency. Timing specified with an external load of 30 pF at pin [DO]. Figure 7 Timing Diagram ## 7.6 PWM Inputs The PWM inputs PWM1 and PWM2 are direct power stage control inputs that can be used to switch on and off one or more of the power transistors with a PWM signal supplied to this pin. The setting of the SPI Registers CtrlReg\_01 and CtrlReg\_11 defines which of the power stages will be controlled by the PWM inputs. If the selection-bits of power Stage x, xsel1 and xsel2 are LOW, the power stage x is controlled only via the SPI control bit xON. If the selection bit xsel1 is HIGH and the control bit xON is also high, the power stage x is controlled by the PWM1 pin (xsel2 and PWM2, respectively). The behavior is shown in the principal schematic and in **Table 5** below. In terms of power dissipation due to switching loss, a PWM frequency below 200 Hz is recommended. Figure 8 PWM Input and SPI Control Registers Table 5 Truth Table for PWM Inputs | xON | xsel1 | xsel2 | PWM1 | PWM2 | Power Stage x | |-----|-------|-------|------|------|---------------| | 0 | х | х | х | х | OFF | | 1 | 0 | 0 | х | x | ON | | 1 | 1 | 0 | 0 | x | OFF | | 1 | 1 | 0 | 1 | х | ON | | 1 | 0 | 1 | х | 0 | OFF | | 1 | 0 | 1 | х | 1 | ON | | 1 | 1 | 1 | 1 | х | ON | | 1 | 1 | 1 | х | 1 | ON | | 1 | 1 | 1 | 0 | 0 | OFF | ## 8 Power-Outputs 4-6 (Bridge Outputs) ## 8.1 Protection and Diagnosis ## 8.1.1 Short Circuit of Output to Ground or $V_s$ The low-side switches are protected against short circuit to supply and the high-side switches against short to GND. If a switch is turned on and the current rises above the shutdown threshold $I_{\rm SD}$ for longer than the shutdown delay time $t_{\rm dSD}$ , the output transistor is turned off and the corresponding diagnosis bit is set. During the delay time, the current is limited to $I_{\rm SC}$ as shown in **Figure 9**. Figure 9 Short Circuit Protection The delay time is relatively short (typ. 25 $\mu$ s) to limit the energy that is dissipated in the device during a short circuit. This scheme allows high peak-currents as required in motor-applications. The output stage stays off and the error bit set until a status register reset is sent to the SPI or a power-on reset is performed. #### 8.1.2 Cross-Current If for instance HS4 is ON and LS4 is OFF, you can turn OFF HS4 and turn ON LS4 with the same SPI command. To ensure that there is no overlap of the switching slopes that would lead to a cross current, the dead-time H to L and L to H is specified. In the control registers, it is also possible to turn ON high- and low-side switches of the same half-bridge (e.g. LS4ON = H and HS4ON = H). To prevent a cross-current through the bridge, such a command is not executed. Instead, both switches are turned OFF and the Over-Load bit is set High for both switches (e.g. LS4OvL = H and HS4OvL = H). #### 8.1.3 Open Load Open-load detection in ON-state is implemented in the low-side switches of the bridge outputs: When the current through the low side transistor is lower than the reference current $I_{\rm OCD}$ in ON-state for longer than the open-load detection delay time $t_{\rm dOC}$ , the according open-load diagnosis bit is set. The output transistor, however, remains ON. The open load error bit is latched and can be reset by the SPI status register reset or by a power-on reset. As an example, if a motor is connected between outputs OUT 4 and OUT 5 with a broken wire as shown in **Figure 10**, the resulting diagnostic information is shown in **Table 6**. Figure 10 Open Load Example Table 6 Open Load Diagnosis Example | | Control | | | | Diagnostic Information | | | | | | | | |-----------|-----------|-----------|--------------------|------------------------|------------------------|------------|-------------------------------|------------|----------------|--|--|--| | | | | Motor<br>Connected | | Motor<br>Disconnected | | Remark on Open Load Detection | | | | | | | LS4<br>ON | HS4<br>ON | LS5<br>ON | HS5<br>ON | Motor Rotation | LS4<br>OpL | LS5<br>OpL | LS4<br>OpL | LS5<br>OpL | | | | | | 0 | 0 | 0 | 0 | motor off | 0 | 0 | 0 | 0 | not detectable | | | | | 1 | 0 | 0 | 1 | clock-wise | 0 | 0 | 1 | 0 | detected | | | | | 0 | 1 | 1 | 0 | counter clock-<br>wise | 0 | 0 | 0 | 1 | detected | | | | | 0 | 1 | 0 | 1 | brake high | 0 | 0 | 0 | 0 | not detectable | | | | | 1 | 0 | 1 | 0 | brake low | 1 | 1 | 1 | 1 | not detectable | | | | ## 8.2 Electrical Characteristics ## Electrical Characteristics: OUT4 (Driver for mirror xy and halfbridge for fold) | Pos. | Parameter | Symbol | | Limit Val | ues | Unit | Conditions | |--------|----------------------------|---------------------|------|-----------|------|------|----------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Static | Drain-Source ON-Resistance | | 1 | | " | 1 | | | 8.2.1 | High- and low-side switch | $R_{DSON4}$ | _ | 0.3 | _ | Ω | $I_{\text{OUT}}$ = ±1 A;<br>$T_{\text{j}}$ = 25 °C | | | | | _ | 0.4 | 0.7 | Ω | $I_{\text{OUT}}$ = ±1 A<br>$T_{\text{i}}$ = 150 °C | | Switch | ning Times | 1 | | | | | | | 8.2.2 | High-side ON delay-time | $t_{dONH4}$ | _ | 50 | 100 | μs | $V_{\rm S}$ = 14 V; | | 8.2.3 | High-side OFF delay time | t <sub>dOFFH4</sub> | _ | 25 | 50 | μs | resistive load of | | 8.2.4 | Low-side ON delay-time | $t_{\sf dONL4}$ | _ | 50 | 100 | μs | 14 Ω, see Figure 11 and Figure 12 | | 8.2.5 | Low-side OFF delay time | t <sub>dOFFL4</sub> | _ | 25 | 50 | μs | | | 8.2.6 | Dead-time H to L | $t_{DHL4}$ | 3 | _ | _ | μs | $t_{\rm dONL4}$ - $t_{\rm dOFFH4}$ | ## Electrical Characteristics: OUT4 (Driver for mirror xy and halfbridge for fold) (cont'd) $V_{\rm S}$ = 8 V to 20 V; $V_{\rm DD}$ = 4.75 V to 5.25 V, $T_{\rm j}$ = -40 °C to +150 °C; INH = High; all outputs open, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | | Limit Val | ues | Unit | Conditions | | |---------|-------------------------------------|---------------------------|------|-----------|------|------|------------------------------------------|--| | | | | Min. | Тур. | Max. | | | | | 8.2.7 | Dead-time L to H | t <sub>DLH4</sub> | 3 | _ | _ | μs | $t_{\text{dONH4}}$ - $t_{\text{dOFFL4}}$ | | | Short C | Circuit Protection | | | | | | | | | 8.2.8 | Over-current shutdown threshold | $I_{SD4}$ | 3 | 4 | 8 | Α | high- and low-<br>side | | | 8.2.9 | Shutdown delay time | $t_{dSD4}$ | 10 | 25 | 50 | μs | | | | 8.2.10 | Short Circuit current <sup>1)</sup> | $I_{\mathrm{SC4}}$ | _ | 6 | _ | Α | | | | Open L | oad Detection | | | | · | · | | | | 8.2.11 | Detection current | $I_{OCD4}$ | 12 | 25 | 45 | mA | low-side | | | 8.2.12 | Delay time | $t_{dOC4}$ | 200 | 350 | 600 | μs | | | | Leakag | e Current | | | | | • | | | | 8.2.13 | OFF-state output current | I <sub>OUT4_leakage</sub> | _ | _ | 10 | μΑ | $V_{\rm OUT}$ = 0.2 V | | | 43 34 4 | | | | | | | | | <sup>1)</sup> Not subject to production test - specified by design. #### **Electrical Characteristics: OUT 5, 6 (driver for mirror x-y position)** | Pos. | Parameter | Symbol | | Limit Val | lues | Un | Conditions | | |----------|-------------------------------------|----------------------|------|-----------|------|----------|-------------------------------------------------------------------------------|--| | | | | Min. | Тур. | Max. | it | | | | Static I | Drain-Source ON-Resistance | | | | | <u> </u> | | | | 8.2.14 | High- and low-side switch | $R_{DSON56}$ | _ | 0.5 | _ | Ω | $I_{\text{OUT}} = \pm 0.5 \text{ A};$<br>$T_{\text{i}} = 25 ^{\circ}\text{C}$ | | | | | | _ | 0.8 | 1.3 | Ω | $I_{\text{OUT}} = \pm 0.5 \text{ A}$<br>$T_{\text{i}} = 150 ^{\circ}\text{C}$ | | | Switch | ing Times | | 1 | | 1 | | | | | 8.2.15 | High-side ON delay time | $t_{dONH56}$ | _ | 50 | 100 | μs | V <sub>S</sub> = 14 V; | | | 8.2.16 | High-side OFF delay time | t <sub>dOFFH56</sub> | _ | 25 | 50 | μs | resistive load of | | | 8.2.17 | Low-side ON delay time | $t_{dONL56}$ | _ | 50 | 100 | μs | 25 $\Omega$ , see Figure 1' | | | 8.2.18 | Low-side OFF delay time | t <sub>dOFFL56</sub> | _ | 25 | 50 | μs | and Figure 12 | | | 8.2.19 | Dead-time H to L | t <sub>DHL56</sub> | 3 | _ | _ | μs | $t_{\rm dONL56}$ - $t_{\rm dOFFH56}$ | | | 8.2.20 | Dead-time L to H | t <sub>DLH56</sub> | 3 | _ | _ | μs | $t_{\rm dONH56}$ - $t_{\rm dOFFL56}$ | | | Short 0 | Circuit Protection | | | | | <u> </u> | | | | 8.2.21 | Over-current shutdown threshold | $I_{\mathrm{SD56}}$ | 1.25 | 1.5 | 3.0 | Α | high- and low-side | | | 8.2.22 | Shutdown delay time | $t_{\rm dSD56}$ | 10 | 25 | 50 | μs | | | | 8.2.23 | Short Circuit current <sup>1)</sup> | $I_{SC56}$ | _ | 3.0 | _ | Α | | | | Open L | oad Detection | · | • | | | | | | | 8.2.24 | Detection current | $I_{\rm OCD56}$ | 12 | 25 | 40 | mA | low-side | | | 8.2.25 | Delay time | $t_{\rm dOC56}$ | 200 | 350 | 600 | μs | | | #### Electrical Characteristics: OUT 5, 6 (driver for mirror x-y position) (cont'd) | Pos. | Parameter | Symbol | | Limit Val | ues | Un | Conditions | |--------|--------------------------|-------------------------|------|-----------|------|----|-----------------------| | | | | Min. | Тур. | Max. | it | | | Leakag | je Current | | | | | | | | 8.2.26 | OFF-state output current | $I_{ m OUT56\_leakage}$ | _ | _ | 10 | μΑ | $V_{\rm OUT}$ = 0.2 V | <sup>1)</sup> Not subject to production test - specified by design. Figure 11 Timing Bridge Outputs High to Low Figure 12 Timing Bridge Outputs Low to High **Power-Output 7 (Mirror Heater Driver)** ## 9 Power-Output 7 (Mirror Heater Driver) Output 7 is a high-side switch intended to drive ohmic loads like the heater of an exterior mirror. #### 9.1 Protection and Diagnosis #### 9.1.1 Short Circuit of Output to Ground If the high-side switch is turned on and the current rises above the shutdown threshold $I_{\rm SD}$ for longer than the shutdown delay time $t_{\rm dSD}$ , the output transistor is turned off and the corresponding diagnosis bit is set. During the delay time, the current is limited to $I_{\rm SC}$ as shown in **Figure 13**. Figure 13 Short Circuit Protection The output stage stays off and the error bit set until a status register reset is sent to the SPI or a power-on reset is performed. #### 9.1.2 Open Load For the high-side switches, an open-load in OFF-state scheme is used as shown in **Figure 10**. The output is pulled up by a current source $I_{\rm OpL}$ . In OFF-state, the output voltage is monitored and compared to the threshold $V_{\rm OpL}$ . If the voltage rises above this threshold, the open-load signal is set to high. This is equivalent to comparing the load resistance to the value $V_{\rm OpL}$ / $I_{\rm OpL}$ . The open load error bit is latched and can be reset by the SPI status register reset or by a power-on reset. The pull-up current can be switched on and off by the OpLxON bits. This bit should be set to LOW (i.e. pull-up current switched off) if an output is used to drive LEDs because they may emit light if biased with the pull-up current. #### **Power-Output 7 (Mirror Heater Driver)** Figure 14 Open Load in OFF-state Scheme ## 9.2 Electrical Characteristics ## **Electrical Characteristics: OUT 7(mirror heater driver)** | Pos. | Parameter | Symbol | I | Limit Val | ues | Unit | Conditions | |---------|-------------------------------------|---------------------|------|-----------|------|------|-----------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Static | Drain-source ON-Resistance | | " | " | | | | | 9.2.1 | High-side switch | $R_{DSON7}$ | _ | 0.07 | _ | Ω | $I_{\text{OUT}}$ = 2.5 A;<br>$T_{\text{j}}$ = 25 °C | | | | | _ | 0.1 | 0.17 | Ω | $I_{\text{OUT}}$ = 2.5 A<br>$T_{\text{j}}$ = 150 °C | | Switch | ing Times | | " | " | | | | | 9.2.2 | Turn-ON delay time | $t_{dONH7}$ | _ | 5 | 15 | μs | $V_{\rm S}$ = 14 V; | | 9.2.3 | Output rise-time | t <sub>rise7</sub> | _ | 15 | 40 | μs | resistive load of | | 9.2.4 | Turn-OFF delay time | t <sub>dOFFH7</sub> | _ | 20 | 40 | μs | 10 Ω, see | | 9.2.5 | Output fall-time | $t_{fall7}$ | _ | 5 | 10 | μs | Figure 15 | | Short ( | Circuit Protection | | | | | | | | 9.2.6 | Over-current shutdown threshold | $I_{SD7}$ | 6.25 | 8 | 11 | Α | _ | | 9.2.7 | Shutdown delay time | $t_{dSD7}$ | 10 | 25 | 50 | μs | _ | | 9.2.8 | Short Circuit current <sup>1)</sup> | $I_{\mathrm{SC7}}$ | _ | 12 | _ | Α | _ | | Open I | oad Detection | • | · | · | · | • | | | 9.2.9 | Pull-up current | $I_{OpL7}$ | 100 | _ | 300 | μΑ | $V_{OUT}$ = 4 V | | | | | | | | | | ## **Power-Output 7 (Mirror Heater Driver)** ## Electrical Characteristics: OUT 7(mirror heater driver) (cont'd) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |--------|--------------------------|--------------------|--------------|------|------|------|-----------------| | | | | Min. | Тур. | Max. | | | | 9.2.10 | Detection Threshold | $V_{OpL7}$ | 2 | _ | 4 | V | _ | | 9.2.11 | Delay time | $t_{\sf dOC7}$ | _ | _ | 200 | μs | _ | | Leakag | e Current | • | • | | | * | • | | 9.2.12 | OFF-state output current | $I_{OUT7}$ leakage | . _ | _ | 5 | μΑ | $V_{OUT} = GND$ | <sup>1)</sup> Not subject to production test - specified by design. Figure 15 Timing OUT 7 Power-Outputs 8 and 10 (Lamp drivers) ## 10 Power-Outputs 8 and 10 (Lamp drivers) Outputs 8 and 10 are a high-side switches intended to drive ohmic loads 5 W or 10 W lamp (bulb) loads. ## 10.1 Protection and Diagnosis ## 10.1.1 Short Circuit of Output to Ground The high-side switches Out 8 and 10 are protected against short to GND. #### **Short Circuit during Switch-on** During switch-on of an output a current and voltage level is used to check for a short circuit. If a switch is turned on and the short circuit condition is valid after $t_{\rm dSDon8}$ the output transistor is turned off and the corresponding diagnosis bit is set. A short circuit condition is valid if the current rises above the shutdown threshold $I_{\rm SD8}$ and the voltage at the output stays below $V_{\rm SD8}$ . During the delay time, the current is limited to $I_{\rm SC8}$ as shown in Figure 16 Figure 16 Short Circuit Protection during Switch-on #### Power-Outputs 8 and 10 (Lamp drivers) #### **Short Circuit in On-state** If a switch is already on and the current rises above the shutdown threshold $I_{\rm SD}$ for longer than the shutdown delay time $t_{\rm dSD}$ the output transistor is turned off and the corresponding diagnosis bit is set. This is independent of the voltage $V_{\rm out}$ . See **Figure 17**. Figure 17 Short Circuit Protection in On-state ### 10.1.2 Open Load For the high-side switches, an open-load in OFF-state scheme is used as shown in **Figure 18**. The output is pulled up by a current source $I_{\rm OpL}$ . In OFF-state, the output voltage is monitored and compared to the threshold $V_{\rm OpL}$ . If the voltage rises above this threshold, the open-load signal is set to high. This is equivalent to comparing the load resistance to the value $V_{\rm OpL}$ / $I_{\rm OpL}$ . The open load error bit is latched and can be reset by the SPI status register reset or by a power-on reset. The pull-up current can be switched on and off by the OpLxON bits. This bit should be set to LOW (i.e. pull-up current switched off) if an output is used to drive LEDs because they may emit light if biased with the pull-up current. Figure 18 Open Load in OFF-state Scheme Power-Outputs 8 and 10 (Lamp drivers) ## 10.2 Electrical Characteristics ## **Electrical Characteristics: OUT 8, 10 (Lamp drivers)** | Pos. | Parameter | Symbol | | Limit Va | lues | Unit | Conditions | |----------|-----------------------------------------|------------------------------|------|----------|------|------|------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Static D | Prain-Source ON-Resistance | | 1 | <u> </u> | | | | | 10.2.1 | High-side switch | R <sub>DSON8,10</sub> | _ | 0.4 | _ | Ω | $I_{\rm OUT}$ = +0.5 A;<br>$T_{\rm i}$ = 25 °C | | | | | _ | 0.5 | 0.8 | Ω | $I_{OUT}$ = +0.5 A<br>$T_{\rm j}$ = 150 °C | | Switchi | ng Times | | | | | | | | 10.2.2 | Turn-ON delay time | <i>t</i> <sub>dONH8,10</sub> | _ | 5 | 15 | μs | $V_{\rm S}$ = 14 V; | | 10.2.3 | Output rise-time | <i>t</i> <sub>rise8,10</sub> | 5 | 10 | 30 | μs | resistive load of | | 10.2.4 | Turn-OFF delay time | $t_{dOFFH8,10}$ | _ | 25 | 50 | μs | 25 Ω, see Figure 15 | | 10.2.5 | Output fall-time | $t_{fall8,10}$ | 7 | 15 | 30 | μs | rigule 15 | | Short C | ircuit Protection | | | | | | | | 10.2.6 | Over-current shutdown threshold | $I_{\rm SD8,10}$ | 1.8 | 2.9 | 3.5 | Α | _ | | 10.2.7 | Over-current shutdown threshold voltage | $V_{\mathrm{SD8,10}}$ | 1.5 | 2.5 | 3.3 | V | _ | | 10.2.8 | Short circuit current <sup>1)</sup> | $I_{\rm SC8,10}$ | - | 4.2 | _ | Α | _ | | 10.2.9 | Shutdown delay time | t <sub>dSDon8,10</sub> | 125 | 200 | 350 | μs | at switching-on | | 10.2.10 | Shutdown delay time | t <sub>dSD8,10</sub> | 10 | 25 | 60 | μs | in on-state | | Open L | oad Detection | | | · | | | | | 10.2.11 | Pull-up current | $I_{\mathrm{OpL8,10}}$ | 100 | _ | 250 | μΑ | $V_{OUT}$ = 4 V | | 10.2.12 | Detection Threshold | $V_{\mathrm{OpL8,10}}$ | 2 | _ | 4 | V | _ | | 10.2.13 | Delay time | t <sub>dOC8,10</sub> | _ | _ | 200 | μs | _ | | Leakag | e Current | | | | | | | | 10.2.14 | OFF-state output current | I <sub>OUT810_leakage</sub> | _ | _ | 5 | μΑ | $V_{OUT} = GND$ | <sup>1)</sup> Not subject to production test - specified by design. Figure 19 Timing OUT 8, 10 **Logic In- and Outputs** ## 11 Logic In- and Outputs The threshold specifications of the logic inputs are compatible to both 5 V and 3.3 V standard CMOS micro controller outputs. The logic output DO is a 5 V CMOS output. #### 11.1 Electrical Characteristics #### **Electrical Characteristics: Diagnostics** | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |-----------|-----------------------------------------------------------------|-------------|-----------------------|-----------------------|------|----------|--------------------------------------------------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Inhibit I | nput | | | - | - | <u> </u> | | | 11.1.1 | H-input voltage threshold | $V_{IH}$ | _ | _ | 2 | V | $V_{\mathrm{IN}}$ rising | | 11.1.2 | L-input voltage threshold | $V_{IL}$ | 1 | _ | _ | V | $V_{\mathrm{IN}}$ falling | | 11.1.3 | Hysteresis of input voltage | $V_{IHY}$ | 100 | _ | 600 | mV | _ | | 11.1.4 | Pull-down current | $I_{IINH}$ | _ | _ | 50 | μΑ | $V_{IINH}$ = 2 V | | Logic In | puts DI, CLK, CSN, PWM1 and PV | VM2 | • | | | · | | | 11.1.5 | H-input voltage threshold | $V_{IH}$ | _ | _ | 2 | V | $V_{\mathrm{IN}}$ rising | | 11.1.6 | L-input voltage threshold | $V_{IL}$ | 1 | _ | _ | V | $V_{\mathrm{IN}}$ falling | | 11.1.7 | Hysteresis of input voltage | $V_{IHY}$ | 100 | _ | 600 | mV | _ | | 11.1.8 | Pull-up current at pin CSN | $I_{ICSN}$ | -50 | -25 | -10 | μΑ | $V_{\rm CSN}$ = 1 V | | 11.1.9 | Pull-down current at pins PWM1, PWM2, DI, CLK | $I_{Input}$ | 10 | 25 | 50 | μΑ | V <sub>Input</sub> = 2 V | | 11.1.10 | Input capacitance at pin CSN, DI, CLK, PWM1, PWM2 <sup>1)</sup> | $C_{I}$ | - | 10 | 15 | pF | 0 V < V <sub>DD</sub> < 5.25 V | | Logic O | utput DO | | | - | - | <u> </u> | | | 11.1.11 | H-output voltage level | $V_{DOH}$ | V <sub>DD</sub> - 1.0 | V <sub>DD</sub> - 0.7 | _ | V | $I_{\text{SDOH}}$ = 1 mA | | 11.1.12 | L-output voltage level | $V_{DOL}$ | _ | 0.2 | 0.4 | V | $I_{\rm SDOL}$ = -1.6 mA | | 11.1.13 | Tri-state leakage current | $I_{DOLK}$ | -10 | - | 10 | μΑ | $\begin{split} V_{\mathrm{CSN}} &= V_{\mathrm{DD}}; \\ 0 \ \mathrm{V} &< V_{\mathrm{SDO}} < V_{\mathrm{DD}} \end{split}$ | | 11.1.14 | Tri-state input capacitance <sup>1)</sup> | $C_{DO}$ | _ | 10 | 15 | pF | $\begin{split} V_{\rm CSN} &= V_{\rm DD}; \\ 0 \ {\rm V} < V_{\rm DD} < 5.25 \ {\rm V} \end{split}$ | <sup>1)</sup> Not subject to production test, specified by design. **Application Information** ## 12 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. ## 12.1 Application Diagram Figure 20 Application Example for Mirror Control **Package Outlines** ## 13 Package Outlines Figure 21 PG-DSO-36-50 (Plastic Dual Small Outline Package) #### Green Product (RoHS compliant) To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Dimensions in mm **Revision History** ## 14 Revision History 0.9 | Version | Date | Changes | |---------|----------|--------------------------| | 1.0 | 03.02.09 | Final Data Sheet Release | Edition 2009-02-04 Published by Infineon Technologies AG 81726 Munich, Germany © 2009 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.