# 4-Channel, 200 kSPS 12-Bit ADC with Sequencer in 16-Lead TSSOP Enhanced Product AD7923-EP #### **FEATURES** Fast throughput rate: 200 kSPS Specified for AV<sub>DD</sub> of 2.7 V to 5.25 V Low power 3.6 mW max at 200 kSPS with 3 V supply 7.5 mW max at 200 kSPS with 5 V supply 4 (single-ended) inputs with sequencer Wide input bandwidth 70 dB min SNR at 50 kHz input frequency Flexible power/serial clock speed management No pipeline delays High speed serial interface SPI®-/QSPI™-/ MICROWIRE™-/DSP-compatible Shutdown mode: 0.5 µA max 16-lead TSSOP package Support defense and aerospace applications (AQEC) Military temperature range ( $-55^{\circ}$ C to $+125^{\circ}$ C) **Controlled manufacturing baseline** One assembly/test site One fabrication site Enhanced product change notification Qualification data available on request #### **GENERAL DESCRIPTION** The AD7923-EP is a 12-bit, high speed, low power, 4-channel, successive approximation (SAR) ADC. It operates from a single 2.7 V to 5.25 V power supply and features throughput rates up to 200 kSPS. It contains a low noise, wide bandwidth track-and-hold amplifier that can handle input frequencies in excess of 8 MHz. The conversion process and data acquisition are controlled by $\overline{\text{CS}}$ and the serial clock, allowing the device to easily interface with microprocessors or DSPs. The input signal is sampled on the falling edge of $\overline{\text{CS}}$ ; the conversion is also initiated at this point. The AD7923-EP uses advanced design techniques to achieve very low power dissipation at maximum throughput rates. At maximum throughput rates, it consumes 1.2 mA maximum with 3 V supplies and 1.5 mA maximum with 5 V supplies. Through the configuration of the control register, the analog input range can be selected as 0 V to $REF_{\rm IN}$ or 0 V to $2\times REF_{\rm IN}$ , with either straight binary or twos complement output coding. The AD7923-EP features four single-ended analog inputs with a channel sequencer to allow a preprogrammed selection of channels to be converted sequentially. The conversion time for the AD7923-EP is determined by the serial clock, SCLK, frequency, since this is used as the master #### Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. clock to control the conversion. The conversion time can be as short as 800 ns with a 20 MHz SCLK. Additional application and technical information can be found in the AD7923 data sheet. #### **FUNCTIONAL BLOCK DIAGRAM** #### **PRODUCT HIGHLIGHTS** - High Throughput with Low Power Consumption. The AD7923-EP offers up to 200 kSPS throughput rates. At the maximum throughput rate with 3 V supplies, the AD7923-EP dissipates just 3.6 mW of power. - 2. Four Single-Ended Inputs with a Channel Sequencer. - 3. Single-Supply Operation with $V_{\text{DRIVE}}$ Function. The $V_{\text{DRIVE}}$ function allows the serial interface to connect directly to either 3 V or 5 V processor systems independent of $AV_{\text{DD}}$ . - 4. Flexible Power/Serial Clock Speed Management. The conversion rate is determined by the serial clock, allowing the conversion time to be reduced through the serial clock speed increase. The part also features various shutdown modes to maximize power efficiency at lower throughput rates. Current consumption is 0.5 $\mu$ A maximum when in full shutdown. - 5. No Pipeline Delay. The part features a SAR ADC with accurate control of the sampling instant via a CS input and once off conversion control. ## **TABLE OF CONTENTS** | Features | L | |--------------------------|---| | General Description | l | | Functional Block Diagram | l | | Product Highlights | l | | Specifications | 3 | | Timing Specifications | 5 | | Absolute Maximum Ratings | | |--------------------------------------------|---| | ESD Caution | 6 | | Pin Configuration and Function Description | | | Typical Performance Characteristics | 8 | | Outline Dimensions | 9 | | Ordering Guide | ( | #### **REVISION HISTORY** 10/11—Revision 0: Initial Version ## **SPECIFICATIONS** $AV_{DD} = V_{DRIVE} = 2.7 \text{ V}$ to 5.25 V, $REF_{IN} = 2.5 \text{ V}$ , $f_{SCLK} = 20 \text{ MHz}$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Temperature range (EP version): $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ . Table 1. | Parameter | EP Version <sup>1</sup> | Unit | Test Conditions/Comments | |------------------------------------------|----------------------------|---------|------------------------------------------------------------------------------------------------------------| | DYNAMIC PERFORMANCE | | | f <sub>IN</sub> = 50 kHz sine wave, f <sub>SCLK</sub> = 20 MHz | | Signal-to-(Noise + Distortion) (SINAD) | 70 | dB min | @ 5 V, -40°C to +85°C | | | 69 | dB min | @ 5 V, 85°C to 125°C, typ 70 dB | | | 69 | dB min | @ 3 V typ 70 dB, -40°C to +125°C | | Signal-to-Noise (SNR) | 70 | dB min | | | Total Harmonic Distortion (THD) | <b>–77</b> | dB max | @ 5 V typ, -84 dB | | | -73 | dB max | @ 3 V typ,-77 dB | | Peak Harmonic or Spurious Noise | -78 | dB max | @ 5 V typ, -86 dB | | (SFDR) | -76 | dB max | @ 3 V typ, -80 dB | | Intermodulation Distortion (IMD) | | | $f_A = 40.1 \text{ kHz}, f_B = 41.5 \text{ kHz}$ | | Second Order Terms | -90 | dB typ | | | Third Order Terms | -90 | dB typ | | | Aperture Delay | 10 | ns typ | | | Aperture Jitter | 50 | ps typ | | | Channel-to-Channel Isolation | -85 | dB typ | $f_{IN} = 400 \text{ kHz}$ | | Full Power Bandwidth | 8.2 | MHz typ | @ 3 dB | | | 1.6 | MHz typ | @ 0.1 dB | | DC ACCURACY | | | | | Resolution | 12 | Bits | | | Integral Nonlinearity | ±1 | LSB max | | | Differential Nonlinearity | -0.9/+1.5 | LSB max | Guaranteed no missed codes to 12 bits | | 0 V to REF <sub>IN</sub> Input Range | | | Straight binary output coding | | Offset Error | ±8 | LSB max | Typ ±0.5 LSB | | Offset Error Match | ±0.5 | LSB max | | | Gain Error | ±1.5 | LSB max | | | Gain Error Match | ±0.5 | LSB max | | | 0 V to 2 × REF <sub>IN</sub> Input Range | | | –REF <sub>IN</sub> to +REF <sub>IN</sub> biased about REF <sub>IN</sub> with twos complement output coding | | Positive Gain Error | ±1.5 | LSB max | | | Positive Gain Error Match | ±0.5 | LSB max | | | Zero-Code Error | ±8 | LSB max | Typ ±0.8 LSB | | Zero-Code Error Match | ±0.5 | LSB max | | | Negative Gain Error | ±1 | LSB max | | | Negative Gain Error Match | ±0.5 | LSB max | | | ANALOG INPUT | | | | | Input Voltage Range | 0 to REF <sub>IN</sub> | V | Range bit set to 1 | | | 0 to 2 × REF <sub>IN</sub> | V | Range bit set to 0, $AV_{DD} = 4.75 \text{ V}$ to 5.25 V | | DC Leakage Current | ±1 | μA max | | | Input Capacitance | 20 | pF typ | | | REFERENCE INPUT | | | | | REF <sub>IN</sub> Input Voltage | 2.5 | V | ±1% specified performance | | DC Leakage Current | ±1 | μA max | | | REF <sub>IN</sub> Input Impedance | 36 | kΩ typ | f <sub>SAMPLE</sub> = 200 kSPS | | Parameter | EP Version <sup>1</sup> | Unit | Test Conditions/Comments | |-----------------------------------------------------------|--------------------------|-----------|-----------------------------------------------------------------------------------| | LOGIC INPUTS | | | | | Input High Voltage, V <sub>INH</sub> | 0.7 × V <sub>DRIVE</sub> | V min | | | Input Low Voltage, V <sub>INL</sub> | 0.3 × V <sub>DRIVE</sub> | V max | | | Input Current, I <sub>IN</sub> | ±1 | μA max | Typ 10 nA, $V_{IN} = 0 \text{ V or } V_{DRIVE}$ | | Input Capacitance, C <sub>IN</sub> <sup>2</sup> | 10 | pF max | | | LOGIC OUTPUTS | | | | | Output High Voltage, V <sub>он</sub> | V <sub>DRIVE</sub> – 0.2 | V min | $I_{SOURCE} = 200 \mu\text{A}, AV_{DD} = 2.7 \text{V} \text{ to } 5.25 \text{V}$ | | Output Low Voltage, Vol | 0.4 | V max | $I_{SINK} = 200 \mu\text{A}$ | | Floating-State Leakage Current | ±1 | μA max | | | Floating-State Output Capacitance <sup>2</sup> | 1 | pF max | | | Output Coding | Twos Complement | | Coding bit set to 0 | | | Straight (Natural) | | Coding bit set to 1 | | | Binary | | | | CONVERSION RATE | | | | | Conversion Time | | | | | Track-and-Hold Acquisition Time | 800 | ns max | 16 SCLK cycles with SCLK at 20 MHz | | | 300 | ns max | Sinewave input | | | 300 | ns max | Full-scale step Input | | Throughput Rate | 200 | kSPS max | | | POWER REQUIREMENTS | | | | | $AV_DD$ | 2.7/5.25 | V min/max | | | $V_{DRIVE}$ | 2.7/5.25 | V min/max | | | I <sub>DD</sub> | | | Digital I/Ps = 0 V or V <sub>DRIVE</sub> | | During Conversion | 2.7 | mA max | $AV_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, f_{SCLK} = 20 \text{ MHz}$ | | | 2.0 | mA max | $AV_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, f_{SCLK} = 20 \text{ MHz}$ | | Normal Mode (Static) | 600 | μA typ | $AV_{DD} = 2.7 \text{ V to } 5.25 \text{ V, SCLK on or off}$ | | Normal Mode (Operational) $f_{SAMPLE} = 200 \text{ kSPS}$ | 1.5 | mA max | $AV_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, f_{SCLK} = 20 \text{ MHz}$ | | | 1.2 | mA max | $AV_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, f_{SCLK} = 20 \text{ MHz}$ | | Using Auto Shutdown Mode f <sub>SAMPLE</sub> = 200 kSPS | 900 | μA typ | $AV_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, f_{SAMPLE} = 200 \text{ kSPS}$ | | | 650 | μA typ | $AV_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, f_{SAMPLE} = 200 \text{ kSPS}$ | | Auto Shutdown (Static) | 0.5 | μA max | SCLK on or off (20 nA typ) | | Full Shutdown Mode | 0.5 | μA max | SCLK on or off (20 nA typ) | | Power Dissipation | | | | | Normal Mode (Operational) f <sub>SAMPLE</sub> = 200 kSPS | 7.5 | mW max | $AV_{DD} = 5 \text{ V}, f_{SCLK} = 20 \text{ MHz}$ | | | 3.6 | mW max | $AV_{DD} = 3 \text{ V, } f_{SCLK} = 20 \text{ MHz}$ | | Auto Shutdown (Static) | 2.5 | μW max | $AV_{DD} = 5 V$ | | | 1.5 | μW max | $AV_{DD} = 3 V$ | | Full Shutdown Mode | 2.5 | μW max | $AV_{DD} = 5 V$ | | | 1.5 | μW max | $AV_{DD} = 3 V$ | $<sup>^1</sup>$ Temperature range: EP Version: $-55^\circ\!C$ to $+125^\circ\!C$ . $^2$ Sample tested @ $25^\circ\!C$ to ensure compliance. #### **TIMING SPECIFICATIONS** $AV_{DD} = 2.7 \text{ V}$ to 5.25 V, $V_{DRIVE} \le AV_{DD}$ , $REF_{IN} = 2.5 \text{ V}$ , $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. <sup>1</sup> Table 2. | | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | | лах | | |--------------------------------|----------------------------------------------------|-----------------------|------------|-----------------------------------------------------------------------------------------------------| | Parameter | AV <sub>DD</sub> = 3 V AV <sub>DD</sub> = 5 V Unit | | Unit | Description | | f <sub>SCLK</sub> <sup>2</sup> | 10 | 10 | kHz min | | | | 20 | 20 | MHz max | | | <b>t</b> CONVERT | $16 \times t_{SCLK}$ | $16 \times t_{SCLK}$ | | | | tquiet | 50 | 50 | ns min | Minimum quiet time required between $\overline{\text{CS}}$ rising edge and start of next conversion | | $t_2$ | 10 | 10 | ns min | CS to SCLK set-up time | | $t_3$ <sup>3</sup> | 35 | 30 | ns max | Delay from CS until DOUT three-state disabled | | $t_4$ <sup>3</sup> | 40 | 40 | ns max | Data access time after SCLK falling edge | | <b>t</b> <sub>5</sub> | $0.4 \times t_{SCLK}$ | $0.4 \times t_{SCLK}$ | ns min | SCLK low pulse width | | <b>t</b> 6 | $0.4 \times t_{SCLK}$ | $0.4 \times t_{SCLK}$ | ns min | SCLK high pulse width | | t <sub>7</sub> | 10 | 10 | ns min | SCLK to DOUT valid hold time | | t <sub>8</sub> <sup>4</sup> | 15/45 | 15/35 | ns min/max | SCLK falling edge to DOUT high impedance | | t <sub>9</sub> | 10 | 10 | ns min | DIN set-up time prior to SCLK falling edge | | t <sub>10</sub> | 5 | 5 | ns min | DIN hold time after SCLK falling edge | | t <sub>11</sub> | 20 | 20 | ns min | Sixteenth SCLK falling edge to CS high | | t <sub>12</sub> | 1 | 1 | μs max | Power-Up time from full power-down/auto shutdown mode | <sup>&</sup>lt;sup>1</sup> Sample tested at 25°C to ensure compliance. All input signals are specified with $t_R = t_F = 5$ ns (10% to 90% of AV<sub>DD</sub>) and timed from a voltage level of 1.6 V. See Figure 2. The 3 V operating range spans from 2.7 V to 3.6 V. The 5 V operating range spans from 4.75 V to 5.25 V. <sup>&</sup>lt;sup>4</sup> t<sub>8</sub> is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, quoted in the timing characteristics t<sub>8</sub>, is the true bus relinquish time of the part and is independent of the bus loading. Figure 2. Load Circuit for Digital Output Timing Specification <sup>&</sup>lt;sup>2</sup> The mark/space ratio for the SCLK input is 40/60 to 60/40. $<sup>^3</sup>$ Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 0.7 $\times$ V<sub>DRIVE</sub>. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 3. | Table 3. | | |----------------------------------------------------------|---------------------------------------------| | Parameter | Rating | | AV <sub>DD</sub> to AGND | −0.3 V to +7 V | | V <sub>DRIVE</sub> to AGND | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$ | | Analog Input Voltage to AGND | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$ | | Digital Input Voltage to AGND | −0.3 V to +7 V | | Digital Output Voltage to AGND | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$ | | REF <sub>IN</sub> to AGND | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$ | | Input Current to Any Pin Except<br>Supplies <sup>1</sup> | ±10 mA | | Operating Temperature Range(EP Version) | −55°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | TSSOP Package, Power Dissipation | 450 mW | | $\theta_{JA}$ Thermal Impedance | 150.4°C/W (TSSOP) | | $\theta_{JC}$ Thermal Impedance | 27.6°C/W (TSSOP) | | Lead Temperature, Soldering | | | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | | Pb-free Temperature, Soldering | | | Reflow | 260(+0)°C | | ESD | 1.5 kV | | | | $<sup>^{\</sup>rm 1}$ Transient currents of up to 100 mA do not cause SCR latchup. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTION **Table 4. Pin Function Descriptions** | Pin | | | |-----------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Mnemonic | Function | | 1 | SCLK | Serial Clock. Logic Input. SCLK provides the serial clock for accessing data for the part. This clock input is also used as the clock source for the AD7923-EP conversion process. | | 2 | DIN | Data In. Logic Input. Data to be written to the control register is provided on this input and is clocked into the register on the falling edge of SCLK. | | 3 | <u>cs</u> | Chip Select. Active low logic input. This input provides the dual function of initiating conversions on the AD7923-EP and framing the serial data transfer. | | 4, 8,<br>13, 16 | AGND | Analog Ground. Ground reference point for all analog circuitry on the AD7923-EP. All analog input signals and any external reference signal should be referred to this AGND voltage. All AGND pins should be connected together. | | 5, 6 | AV <sub>DD</sub> | Analog Power Supply Input. The AV <sub>DD</sub> range for the AD7923-EP is from 2.7 V to 5.25 V. For the 0 V to 2 $\times$ REF <sub>IN</sub> range, AV <sub>DD</sub> should be from 4.75 V to 5.25 V. | | 7 | REF <sub>IN</sub> | Reference Input for the AD7923-EP. An external reference must be applied to this input. The voltage range for the external reference is $2.5 \text{ V} \pm 1\%$ for specified performance. | | 12 to 9 | V <sub>IN</sub> 0 to V <sub>IN</sub> 3 | Analog Input 0 through Analog Input 3. Four single-ended analog input channels that are multiplexed into the onchip track-and-hold. The analog input channel to be converted is selected by using the Address Bits ADD1 and ADD0 of the control register. The address bits in conjunction with the SEQ1 and SEQ0 bits allow the sequencer to be programmed. The input range for all input channels can extend from 0 V to REF <sub>IN</sub> or from 0 V to 2 × REF <sub>IN</sub> as selected via the range bit in the control register. Any unused input channels must be connected to AGND to avoid noise pickup. | | 14 | DOUT | Data Out. Logic Output. The conversion result from the AD7923-EP is provided on this output pin as a serial data stream. The AD7923-EP serial data stream consists of two leading 0s, and two address bits indicating which channel the conversion result corresponds to, followed by 12 bits of conversion data, MSB first. The output coding can be selected as straight binary or twos complement via the coding bit in the control register. The data bits are clocked out of the AD7923-EP on the SCLK falling edge. | | 15 | V <sub>DRIVE</sub> | Logic Power Supply Input. The voltage supplied at this pin determines at which voltage the serial interface operates. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. Dynamic Performance at 200 kSPS Figure 5. THD vs. Analog Input Frequency for Various Source Impedances Figure 6. Typical INL Figure 7. Typical DNL ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153-AB Figure 8. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Linearity Error (LSB) <sup>1</sup> | Package Description | Package Option | |------------------|-------------------|------------------------------------|---------------------|----------------| | AD7923SRU-EP | −55°C to +125°C | ±1 | 16-Lead TSSOP | RU-16 | | AD7923SRU-EP-RL7 | −55°C to +125°C | ±1 | 16-Lead TSSOP | RU-16 | <sup>&</sup>lt;sup>1</sup> Linearity error refers to integral linearity error. ## **NOTES** ## **NOTES** **NOTES**