## **H-bridge Motor Driver** #### **DATASHEET** #### **Features** - PWM and direction-controlled driving of four externally-powered NMOS transistors - A programmable dead time is included to avoid peak currents within the H-bridge - Integrated charge pump to provide gate voltages for high-side drivers and to supply the gate of the external battery reverse protection NMOS - 5V/3.3V regulator and current limitation function - Reset derived from 5V/3.3V regulator output voltage - Sleep mode with supply current of typically < 45μA, wake-up by signal on pins EN2 or on LIN interface - A programmable window watchdog - Battery overvoltage protection and battery undervoltage management - Overtemperature warning and protection (shutdown) - LIN 2.1 compliant - 3.3V/5V regulator with trimmed band gap - QFN32 package # 1. Description The Atmel® ATA6823C is designed for automotive body and powertrain applications. The IC is used to drive a continuous current motor in a full H-bridge configuration. An external microcontroller controls the driving function of the IC by providing a PWM signal and a direction signal and allows the use of the IC in a motor-control application. The PWM control is performed by the low-side switch; the high-side switch is permanently on in the driving phase. The VMODE configuration pin can be set to 5V or 3.3V mode (for regulator and interface high level). The window watchdog has a programmable time, programmable by choosing a certain value of the external watchdog resistor RWD, internally trimmed to an accuracy of 10%. For communication a LIN transceiver 2.1 is integrated. Figure 1-1. Block Diagram # 2. Pin Configuration Figure 2-1. Pinning QFN32 Note: YWW Date code (Y = Year - above 2000, WW = week number) ATA6823 Product name ZZZZZ Wafer lot number AL Assembly sub-lot number Table 2-1. Pin Description | Pin | Symbol | I/O | Function | |-----|--------|-----|----------------------------------------------------------------------------| | 1 | VMODE | I | Selector for V <sub>CC</sub> and interface logic voltage level | | 2 | VINT | I/O | Blocking capacitor 220nF/10V/X7R | | 3 | RWD | I | Resistor defining the watchdog interval | | 4 | CC | I/O | RC combination to adjust cross conduction time | | 5 | /RESET | 0 | Reset signal for microcontroller | | 6 | WD | I | Watchdog trigger signal | | 7 | GND | I | Ground for chip core | | 8 | LIN | I/O | LIN-bus terminal | | 9 | TX | I | Transmit signal to LIN bus from microcontroller | | 10 | DIR | I | Defines the rotation direction for the motor | | 11 | PWM | I | PWM input controls motor speed | | 12 | EN1 | I | Microcontroller output to keep the chip in active mode | | 13 | RX | 0 | Receive signal from LIN bus for microcontroller | | 14 | DG3 | 0 | Diagnostic output 3 | | 15 | DG2 | 0 | Diagnostic output 2 | | 16 | DG1 | 0 | Diagnostic output 1 | | 17 | S1 | I/O | Source voltage H-bridge, high-side 1 | | 18 | H1 | 0 | Gate voltage H-bridge, high-side 1 | | 19 | S2 | I/O | Source voltage H-bridge, high-side 2 | | 20 | H2 | 0 | Gate voltage H-bridge, high-side 2 | | 21 | VRES | I/O | Gate voltage for reverse protection NMOS, blocking capacitor 470nF/25V/X7R | Table 2-1. Pin Description (Continued) | Pin | Symbol | I/O | Function | |-----|--------|-----|------------------------------------------------------------------------| | 22 | CPHI | I | Charge pump capacitor 220nF/25V/X7R | | 23 | CPLO | 0 | Charge pump capacitor 220m 725V/A/K | | 24 | VG | I/O | Blocking capacitor 470nF/25V/X7R | | 25 | PBAT | I | Power supply (after reverse protection) for charge pump and H-bridge | | 26 | L2 | 0 | Gate voltage H-bridge, low-side 2 | | 27 | L1 | 0 | Gate voltage H-bridge, low-side 1 | | 28 | PGND | I | Power ground for H-bridge and charge pump | | 29 | VCC | 0 | 5V/100 mA supply for microcontroller, blocking capacitor 2.2μF/10V/X7R | | 30 | VBAT | I | Supply voltage for IC core (after reverse protection) | | 31 | VBATSW | 0 | 100 $\Omega$ PMOS switch from V <sub>VBAT</sub> | | 32 | EN2 | I | Enable input | ### 3. Functional Description #### 3.1 Power Supply Unit with Supervisor Functions #### 3.1.1 Power Supply The IC is supplied by a reverse-protected battery voltage. To prevent it from destruction, proper external protection circuitry has to be added. It is recommended to use at least a capacitor combination of storage and HF caps behind the reverse protection circuitry and closed to the VBAT pin of the IC (see Figure 1-1 on page 2). A fully-internal low-power and low-drop regulator, stabilized by an external blocking capacitor provides the necessary low-voltage supply needed for the wake-up process. The low-power band gap reference is trimmed and is used for the bigger VCC regulator, too. All internal blocks are supplied by the internal regulator. Note: The internal supply voltage V<sub>INT</sub> must not be used for any other supply purpose! Nothing inside the IC except the logic interface to the microcontroller is supplied by the 5V/3.3V VCC regulator. A power-good comparator checks the output voltage of the $V_{INT}$ regulator and keeps the whole chip in reset as long as the voltage is too low. There is a high-voltage switch which brings out the battery voltage to the pin VBATSW for measurement purposes. This switch is switched ON for VCC = HIGH and stays ON in case of a watchdog reset going to sleep mode, VBATSW turns OFF. The signal can be used to switch on external voltage regulators, etc. #### 3.1.2 Voltage Supervisor This block is intended to protect the IC and the external power MOS transistors against overvoltage on battery level and to manage undervoltage on it. Function: in case of both overvoltage alarm ( $V_{THOV}$ ) and of undervoltage alarm ( $V_{THUV}$ ) the external NMOS motor bridge transistors will be switched off. The failure state will be flagged via DG2. No other actions will be carried out. The voltage supervision block is connected to VBAT and filtered by a first-order low pass with a corner frequency of typical 15kHz. #### 3.1.3 Temperature Supervisor There is a temperature sensor integrated on-chip to prevent the IC from overheating due to a failure in the external circuitry and to protect the external NMOSFET transistors. In case of detected overtemperature (150°C), the diagnostic pin DG3 will be switched to "H" to signalize this event to the microcontroller. It should undertake actions to reduce the power dissipation in the IC. In case of detected overtemperature (165°C), the $V_{CC}$ regulator and all drivers including the LIN transceiver will be switched OFF immediately and /RESET will go LOW. Both temperature thresholds are correlated. The absolute tolerance is ±10°C and there is a built-in hysteresis of about 10°C to avoid fast oscillations. After cooling down below the 155°C threshold; the IC will go into active mode. The LIN interface has a separate thermal shutdown with disabled the low-side driver at typically 165°C. #### 3.2 Sleep Mode To be able to guarantee the low quiescent current of the inactive IC, a sleep mode is established. In sleep mode it is possible to wake-up the IC by using the pins EN2 or LIN. In sleep mode, the following blocks are active: - Band gap - Internal 5V regulator (VINT) with external blocking capacitor of 220nF - Input structure for detecting the EN2 pins threshold - Wake-up block of the LIN receive part ### 3.3 Wake-up and Sleep Mode Strategy The IC has two modes: Sleep and Active. The change between the modes is described below. The default state after power-on is active mode. The wake-up procedure brings the IC from a standby mode (sleep) to an active mode (active). The internal 5V supply VINT, the EN2 pin input structure and a certain part of the LIN receiver are permanently active to ensure a proper startup of the system. The Go to Active and Go to Sleep procedures are implemented as follows: Go to Active by activating pin EN2 The input EN2 is intended as a switch-on pin from an external signal. Its input structure consists of a comparator with built-in hysteresis. It is ESD-protected by diodes against GND and $V_{VBAT}$ ; for this reason the input voltage level must be positive and not higher than $V_{VBAT}$ . Pulling the EN2 pin up to the $V_{VBAT}$ level will drive the IC into active mode. EN2 is debounced with a time constant of 20 $\mu$ s, based on a 100 kHz clock. Go to Active using the LIN interface The second possibility for wake-up can be performed using the LIN transceiver. In sleep mode, the LIN receiver is partially active. The wake-up by LIN requires 2 steps: - If the voltage on pin LIN is below a value of V<sub>/DATwake</sub> (about V<sub>VBAT</sub> 2V) the receive part of the LIN interface is active (not to be confused with active mode of the whole IC). The active receive part is able to detect a valid LOW on the LIN pin. - 2. If LIN = LOW during a filter time $t_{wakeLIN}$ (typically 70 $\mu$ s) the IC will change to active mode. A short change back to HIGH during the filter time will reset the filter. This information is stored in a latch after entering active mode If the change to active mode was caused by LIN, the EN1 or EN2 pins may remain LOW without disturbing the active mode. Stay in Active via EN1 The input EN1 is intended to keep the IC in active mode via a signal from the microcontroller. The input is ESD-protected by diodes against GND and VCC. Therefore, the input voltage must be positive and not higher than $V_{CC}$ . EN1 cannot be used to switch from Sleep to Active because the VCC regulator is off in the sleep mode and $V_{CC}$ will be zero. Go to Sleep A HIGH to LOW transition at pin EN1 and a following permanent LOW for the time $t_{gotosleep}$ (typically 20µs) switches the IC to sleep mode. Figure 3-1 illustrates the wake-up by LIN. The status PREWAKE is characterized by the activated receive block of the LIN interface. After going to active mode, the $V_{CC}$ regulator starts working. Go to Sleep is possible with a valid HIGH to LOW transition at pin EN1 (permanent LOW for longer than $t_{db}$ ) if EN1 was in a valid HIGH state (HIGH for longer than $t_{db}$ ) before. Switching characteristic of the outputs: When the IC is set to SLEEP MODE by a "high to low" transition at pin EN1, the low-side transistors of the external H-bridge are switched on for a short time. This causes a shortcircuit current pulse in the bridge because one of the high-side transistors is usually on. The pulse length is similar to the one of the implemented short circuit detection time $t_{sc}$ . For the selection of the external FETs it needs to be considered that in the case of a short circuit condition the current in the transistors will flow for a time $t_{sc}$ with a maximum of 15 $\mu$ s according to Section 8. "Electrical Characteristics" on page 15, item 7.29. For the selection of the external FETs this short circuit behavior has to be taken into consideration, so that they will not be damaged in the event of a short circuit condition caused by a failure or caused by the described sleep mode switching. Figure 3-1. Wake-up by pin LIN ### 3.4 5V/3.3V VCC Regulator The 5V/3.3V regulator is fully integrated on-chip. It requires only a 2.2µF ceramic capacitor for stability and has 100mA current capability. Using the VMODE pin, the output voltage can be selected to either 5V or 3.3V. Switching of the output voltage during operation is not intended to be supported. The VMODE pin must be hard-wired to either VINT for 5V or to GND for 3.3V. The logic HIGH level of the microcontroller interface will be adapted to the VCC regulator voltage. The output voltage accuracy is in general < $\pm 3\%$ ; in the 5V mode with $V_{VBAT}$ < 9V it is limited to < 5%. To prevent destruction of the IC, the current delivered by the regulator is limited to maximum 100mA to 350mA. The delivered voltage will break down and a reset may occur. Please note that this regulator is the main heat source on the chip. The maximum output current at maximum battery voltage and high ambient temperature can only guaranteed if the IC is mounted on an efficient heat sink. A power-good comparator checks the output voltage of the VCC regulator and keeps the external microcontroller in reset as long as the voltage is too low. Figure 3-2. Correlation between VCC Output Voltage and Reset Threshold The voltage difference between the regulated output voltage and the upper reset threshold voltage is higher than 75mV (VMODE = HIGH) and higher than 50mV (VMODE = LOW). ### 3.5 Reset and Watchdog Management The timing basis of the watchdog is provided by the trimmed internal oscillator. Its period $T_{OSC}$ is adjustable via the external resistor $R_{WD}$ . The watchdog expects a triggering signal (a rising edge) from the microcontroller at the WD input within a period time window of $T_{WD}$ . In order to save current consumption, the watchdog is switched off during sleep mode. Figure 3-3. Timing Diagram of the Watchdog Function #### 3.5.1 Timing Sequence For example, with an external resistor $R_{WD}$ = 33k $\Omega$ ±1% we get the following typical parameters of the watchdog. $$T_{OSC}$$ = 12.32µs, $t_1$ = 12.1ms, $t_2$ = 9.61ms, $T_{WD}$ = 16.88ms ±10% The times $t_{res}$ = 70ms and $t_d$ = 70ms are fixed values with a tolerance of 10%. After ramp-up of the battery voltage (power-on reset), the $V_{CC}$ regulator is switched on. The reset output, /RESET, stays low for the time $t_{res}$ (typically 70ms), then switches to high. For an initial lead time $t_d$ (typically 70ms for setups in the controller) the watchdog waits for a rising edge on WD to start its normal window watchdog sequence. If no rising edge is detected, the watchdog will reset the microcontroller for $t_{res}$ and wait $t_d$ for the rising edge on WD. Times $t_1$ (close window) and $t_2$ (open window) form the window watchdog sequence. To avoid receiving a reset from the watchdog, the triggering signal from the microcontroller must hit the time frame of $t_2$ = 9.61ms. The trigger event will restart the watchdog sequence. Figure 3-4. T<sub>WD</sub> versus R<sub>WD</sub> If triggering fails, /RESET will be pulled to ground for a shortened reset time of typically 2 ms. The watchdog start sequence is similar to the power-on reset. The internal oscillator is trimmed to a tolerance of $< \pm 10\%$ . This means that $t_1$ and $t_2$ can also vary by $\pm 10\%$ . The following calculation shows the worst case calculation of the watchdog period $T_{wd}$ which the microcontroller has to provide. $$\begin{split} t_{1min} &= 0.90 \times t_1 = 10.87 \text{ms}, \ t_{1max} = 1.10 \times t_1 = 13.28 \text{ms} \\ t_{2min} &= 0.90 \times t_2 = 8.65 \text{ms}, \ t_{2max} = 1.10 \times t_2 = 10.57 \text{ms} \\ T_{wdmax} &= t_{1min} + t_{2min} = 10.87 \text{ms} + 8.65 \text{ms} = 19.52 \text{ms} \\ T_{wdmin} &= t_{1max} = 13.28 \text{ms} \\ T_{wd} &= 16.42 \text{ms} \pm 3.15 \text{ms} \ (\pm 19.1\%) \end{split}$$ Figure 3-4 above shows the typical watchdog period $T_{WD}$ depending on the value of the external resistor $R_{OSC}$ . A reset will be active for $V_{CC} < V_{tHRESx}$ ; the level $V_{tHRESx}$ is realized with a hysteresis (HYS<sub>RESth</sub>). #### 3.6 LIN Transceiver A bi-directional bus interface is implemented for data transfer between the LIN bus and the local LIN protocol controller. The transceiver consists of a low side driver (1.2V at 40mA) with slew rate control, wave shaping, current limitation, and a high-voltage comparator followed by a debouncing unit in the receiver. #### 3.6.1 Transmit Mode During transmission, the data at the pin TX will be transferred to the bus driver to generate a bus signal on pin LIN. To minimize the electromagnetic emission of the bus line, the bus driver has an integrated slew rate control and waveshaping unit. Transmission will be interrupted in the following cases: - Thermal shutdown active or overtemperature LIN active - Sleep mode Figure 3-5. Definition of Bus Timing Parameters The recessive BUS level is generated from the integrated $30k\Omega$ pull-up resistor in series with an active diode. This diode prevents the reverse current of VBUS during differential voltage between VSUP and BUS ( $V_{BUS} > V_{SUP}$ ). No additional termination resistor is necessary to use the ATA6823C in LIN slave nodes. If this IC is used for LIN master nodes, it is necessary that the BUS pin be terminated via an external 1 $k\Omega$ resistor in series with a diode to VBAT. #### 3.6.2 TXD Dominant Time-out Function The TXD input has an internal pull-down resistor. An internal timer prevents the bus line from being driven permanently in dominant state. If TXD is forced low longer than $t_{dom} > 18.4$ ms, the pin LIN will be switched off to recessive mode. To reset this mode switch TXD to high (> 10 $\mu$ s) before switching LIN to dominant again. #### 3.7 Control Inputs EN1, EN2, DIR, PWM #### 3.7.1 Pins EN1, EN2 Any of the enable pins may be used to activate the IC with a HIGH. EN1 is a low level input, EN2 can withstand a voltage up to 40V. Internal pull-down resistors are included. #### 3.7.2 Pin DIR Logical input to control the direction of the external motor to be controlled by the IC. An internal pull-down resistor is included. #### 3.7.3 Pin PWM Logical input for PWM information delivered by external microcontroller. Duty cycle and frequency at this pin are passed through to the H-bridge. An internal pull-down resistor is included. Table 3-1. Status of the IC Depending on Control Inputs and Detected Failures | | ON | DIR | PWM | H1 | L1 | H2 | L2 | | |---|----|-----|-----|------|-----|------|-----|-------------------| | | 0 | Х | Х | OFF | OFF | OFF | OFF | Standby mode | | | 1 | 0 | PWM | ON | OFF | /PWM | PWM | Motor PWM forward | | Ì | 1 | 1 | PWM | /PWM | PWM | ON | OFF | Motor PWM reverse | The internal signal ON is high when - At least one valid trigger has been accepted (SYNC = 1) - V<sub>VBAT</sub> is inside the specified range (UV = 0 and nOV = 1) - The charge pump has reached its minimum voltage (CPOK = 1) and - The device is not overheated (OT2 = 0) In case of a short circuit, the appropriate transistor is switched off after a debounce time of about 10µs. In order to avoid cross current through the bridge, a cross conduction timer is implemented. Its time constant is programmable by means of an RC combination. Table 3-2. Status of the Diagnostic Outputs | СРОК | OT1 | ΟV | UV | SC | DG1 | DG2 | DG3 | | |------|-----|----|----|----|-----|-----|-----|-------------------------| | 0 | Х | Х | Х | Х | _ | 1 | _ | Charge pump failure | | X | 1 | Х | Х | Х | _ | _ | 1 | Overtemperature warning | | X | Х | 1 | Х | Х | _ | 1 | _ | Overvoltage | | X | Х | Х | 1 | Х | _ | 1 | _ | Undervoltage | | X | Х | X | X | 1 | 1 | _ | _ | Short circuit | Note: X represents: don't care – no effect) > OT1: Overtemperature warning OV: Overvoltage of VBAT UV: Undervoltage of VBAT SC: Short circuit CPOK: Charge pump OK In order to be able to distinguish between a wake-up from LIN or from EN2, the source of wake-up is flagged in DG1 until the first valid trigger (LIN = 0, EN2 = 1). #### 3.8 **VG** Regulator The VG regulator is used to generate the gate voltage for the low-side driver. Its output voltage will be used as one input for the charge pump, which generates the gate voltage for the high-side driver. The purpose of the regulator is to limit the gate voltage for the external power MOS transistors to 12V. It needs a ceramic capacitor of 470nF for stability. The output voltage is reduced if the supply voltage at VBAT falls below 12V. #### 3.9 **Charge Pump** The integrated charge pump is needed to supply the gates of the external power MOS transistors. It needs a shuffle capacitor of 220nF and a reservoir capacitor of 470nF. Without load, the output voltage on the reservoir capacitor is V<sub>VBAT</sub> plus VG. The charge pump is clocked with a dedicated internal oscillator of 100KHz. The charge pump is designed to reach a good EMC level. #### 3.10 **Thermal Shutdown** There is a thermal shutdown block implemented. With rising junction temperature, a first warning level will be reached at 150°C. At this point the IC stays fully functional and a warning will be sent to the microcontroller. At junction temperature 165°C the VCC regulator will be switched off and a reset occurs. #### 3.11 H-bridge Driver The IC includes two push-pull drivers for control of two external power NMOS used as high-side drivers and two push-pull drivers for control of two external power NMOS used as low-side drivers. The drivers are able to be used with standard and logic-level power NMOS. The drivers for the high-side control use the charge pump voltage to supply the gates with a voltage of VG above the battery voltage level. The low-side drivers are supplied by VG directly. It is possible to control the external load (motor) in the forward and reverse direction (see Table 3-1 on page 10). The duty cycle of the PMW controls the speed. A duty cycle of 100% is possible in both directions. #### 3.11.1 Cross Conduction Time To prevent high peak currents in the H-bridge, a non-overlapping phase for switching the external power NMOS is realized. An external RC combination defines the cross conduction time in the following way: $$t_{CC}$$ (µs) = 0.41 × $R_{CC}$ (k $\Omega$ ) × $C_{CC}$ (nF) (tolerance: ±5% ±0.15µs) The RC combination is charged to 5V and the switching level of the internal comparator is 67% of the start level. The resistor $R_{CC}$ must be greater than $5k\Omega$ and should be as close as possible to $10k\Omega$ , the $C_{CC}$ value has to be $\leq 5nF$ . Use of COG capacitor material is recommended. The time measurement is triggered by the PWM or DIR signal crossing the 50% level. Figure 3-6. Timing of the Drivers The delays $t_{HxLH}$ and $t_{LxLH}$ include the cross conduction time $t_{CC}$ . #### 3.12 Short Circuit Detection To detect a short in H-bridge circuitry, internal comparators detect the voltage difference between source and drain of the external power NMOS. If the transistors are switched ON and the source-drain voltage difference is higher than the value $V_{SC}$ (4V with tolerances) for a time > $t_{SC}$ (typically 10µs) the signal SC (short circuit) will be set and the drivers will be switched off immediately. The diagnostic pin DG1 will be set to "H". With the next transition on pin PWM, the bit will be cleared and the corresponding drivers, depending on the DIR pin, will be switched on again. There is a PBAT supervision block implemented to detect the possible voltage drop on PBAT during a short circuit. If the voltage at PBAT falls under $V_{\text{SCPB}}$ (5.6V with tolerances) for a time > $t_{\text{SC}}$ the drivers will be switched off immediately and DG1 will be set to "H". It will be cleared as above. # 4. Absolute Maximum Ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Pin Description | Pin Name | Min. | Max. | Unit | |------------------------------------------------------|-----------------------------|------------------------------------|-------------------------------------|------| | Ground | GND | 0 | 0 | V | | Power ground | PGND | -0.3 | +0.3 | V | | Reverse protected battery voltage | VBAT | | +40 | V | | Reverse current out of pin | VBAT | -1 | | mA | | Reverse protected battery voltage | PBAT | | +40 | V | | Reverse current out of pin | PBAT | -20 | | mA | | Digital output | /RESET | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Digital output | DG1, DG2, DG3 | -0.3 | V <sub>VCC</sub> + 0.3 | V | | 4.9V output, external blocking capacitor | VINT | -0.3 | +5.5 | V | | Cross conduction time capacitor/resistor combination | CC | -0.3 | V <sub>VINT</sub> + 0.3 | V | | Digital input coming from microcontroller | WD | -0.3 | V <sub>VINT</sub> + 0.3 | V | | Watchdog timing resistor | RWD | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Digital input direction control | DIR | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Digital input PWM control + Test mode | PWM | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Digital input for enable control | EN1 | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Digital input for enable control | EN2 | -0.3 | V <sub>VBAT</sub> + 0.3 | V | | 5V regulator output | VCC | -0.3 | +5.5 | V | | Digital input | VMODE | -0.3 | V <sub>VINT</sub> + 0.3 | V | | 12V output, external blocking capacitor | VG | | +16 | V | | Digital output | RX | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Digital input | TX | -0.3 | V <sub>VCC</sub> + 0.3 | V | | LIN data pin | LIN | -27 | V <sub>VBAT</sub> + 2 | V | | Source external high-side NMOS | S1, S2 | (-2) | +40 <sup>(2)</sup> | V | | Gates external low-side NMOS | L1, L2 | V <sub>PGND</sub> – 0.3 | V <sub>VG</sub> + 0.3 | V | | Gates of external high-side NMOS | H1, H2 | V <sub>Sx</sub> - 1 <sup>(1)</sup> | V <sub>Sx</sub> + 16 <sup>(1)</sup> | V | | Charge pump | CPLO | | V <sub>PBAT</sub> + 0.3 | V | | Charge pump | CPHI | | V <sub>VRES</sub> + 0.3 | V | | Charge pump output | VRES | | +40 <sup>(3)</sup> | V | | Switched VBAT | VBATSW | -0.3 | V <sub>VBAT</sub> + 0.3 | V | | Storage temperature | 9 <sub>STORE</sub> | -40 | +150 | °C | | Reverse current | CPLO, CPHI, VG,<br>VRES, Sx | -2 | | mA | | Notes: 1 v = 12 | Lx, Hx | -1 | | mA | Notes: 1. x = 1.2 2. t < 0.5s 3. Load dump of t < 0.5s tolerated ### 5. Thermal Resistance | Parameters | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|-------------------|-------|------| | Thermal resistance junction to heat slug | R <sub>thjc</sub> | < 5 | K/W | | Thermal resistance junction to ambient when heat slug is soldered to PCB <sup>(1)</sup> | R <sub>thja</sub> | 29 | K/W | Note: 1. Thermal resistance junction ambient: 29K/W (at airflow of 0 LFPM), valid for JEDEC Standard 4-layer Thermal test board with 5 x 5 thermal via matrix (100µm drill hole, filled vias). ## 6. Operating Range The operating conditions define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied unless otherwise stated explicitly. | Parameters | Symbol | Min. | Max. | Unit | |----------------------------------------------------------------------------|----------------|---------------------|-------------------|------| | Operating supply voltage <sup>(1)</sup> | $V_{VBAT1}$ | $V_{THUV}$ | V <sub>THOV</sub> | V | | Operating supply voltage <sup>(2)</sup> | $V_{VBAT2}$ | 6 | V <sub>THUV</sub> | V | | Operating supply voltage <sup>(3)</sup> | $V_{VBAT3}$ | 3 | < 6 | V | | Operating supply voltage <sup>(4)</sup> | $V_{VBAT4}$ | 0 | < 3 | V | | Operating supply voltage <sup>(5)</sup> | $V_{VBAT5}$ | > V <sub>THOV</sub> | 40 | V | | Operating supply voltage <sup>(6)</sup> | $V_{VBAT6}$ | 7 | 18 | V | | Normal functionality | T <sub>j</sub> | -40 | +150 | °C | | Normal functionality, overtemperature warning | T <sub>j</sub> | 150 | 165 | °C | | Drivers for H1, H2, L1, L2, and LIN are switched OFF, VCC regulator is OFF | T <sub>j</sub> | 165 | 180 | °C | Note: - 1. Full functionality - 2. H-bridge drivers are switched off (undervoltage detection) - 3. H-bridge drivers are switched off, 5V/3.3V regulator with reduced parameters, RESET works correctly - 4. H-bridge drivers are switched off, 5V regulator not working, RESET not correct - 5. H-bridge drivers are switched off - 6. Full LIN functionality in conformance with LIN specification 2.1 # 7. Noise and Surge Immunity, ESD and Latch-up | Parameters | Standard and Test Conditions | Value | |-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------| | Conducted interferences | ISO 7637-1 | Level 4 <sup>(1)</sup> | | Conducted disturbances | CISP25 | Level 5 | | ESD according to IBEE LIN EMC - Pins LIN, PBAT, VBAT - Pin EN2 (33 $k\Omega$ serial resistor) | Test specification 1.0 following IEC 61000-4-2 | ±6kV<br>±5kV | | ESD HBM with 1.5kΩ/100pF | ESD- STM5.1-2001<br>JESD22-A114E 2007<br>CEI/IEC 60749-26: 2006<br>AEC-Q100-002-Ref_D | ±3kV | | ESD HBM with 1.5k $\Omega$ /100pF<br>Pins EN2, LIN, PBAT, VBAT against GND | ESD- STM5.1-2001<br>JESD22-A114E 2007<br>CEI/IEC 60749-26: 2006<br>AEC-Q100-002-Ref_D | ±8kV | | ESD CDM (field induced method) | ESD STM5.3.1 - 1999 | ±1kV | Note: 1. Test pulse 5: V<sub>bat max</sub> = 40V Static latch-up tested according to AEC-Q100-004 and JESD78. - 3 to 6 samples, 0 failures - Electrical post stress testing at room temperature In test, the voltage at the pins VBAT, LIN, CP, VBATSW, Hx, and Sx must not exceed 45V when not able to drive the specified current. ### 8. Electrical Characteristics All parameters given are valid for V<sub>THUV</sub> ≤ V<sub>VBAT</sub> ≤ V<sub>THOV</sub> and for −40°C ≤ 9ambient ≤ 125°C unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-------|-------------------------------------------------------|------------------------------------------------------------------|--------|------------------------|---------------|-------|---------------|------|-------| | 1 | Power Supply and Supervi | sor Functions | | | | | | | | | 1.1 | Current consumption V <sub>VBAT</sub> | V <sub>VBAT</sub> = 13.5V <sup>(1)</sup> | 25, 30 | I <sub>VBAT1</sub> | | | 7 | mA | А | | 1.2 | Current consumption V <sub>VBAT</sub> in Standby mode | V <sub>VBAT</sub> =13.5V | 25, 30 | I <sub>VBAT2</sub> | | | 50 | μA | Α | | 1.3 | Internal power supply | | 2 | $V_{INT}$ | | 4.94 | | V | Α | | 1.4 | Band gap voltage | | 3 | $V_{BG}$ | | 1.235 | | V | Α | | 1.5 | Overvoltage threshold Up $V_{VBAT}$ | | 30 | $V_{THOV\_UP}$ | 21.2 | | 22.7 | V | А | | 1.5.1 | Overvoltage threshold<br>Down V <sub>VBAT</sub> | | 30 | $V_{THOV\_DOWN}$ | 19.8 | | 21.3 | V | Α | | 1.6 | Overvoltage threshold hysteresis V <sub>VBAT</sub> | | 30 | $V_{TOVhys}$ | 1 | | 2.4 | V | Α | | 1.7 | Undervoltage threshold<br>Up V <sub>VBAT</sub> | | 30 | $V_{THUV_{UP}}$ | 6.8 | | 7.4 | V | Α | | 1.7.1 | Undervoltage threshold<br>Down V <sub>VBAT</sub> | | 30 | V <sub>THUV_DOWN</sub> | 6.5 | | 7.0 | V | А | | 1.8 | Undervoltage threshold hysteresis V <sub>VBAT</sub> | Measured during qualification only | 30 | $V_{TUVhys}$ | 0.2 | | 0.6 | V | Α | | 1.9 | On resistance of V <sub>VBAT</sub> switch | V <sub>VBAT</sub> = 13.5V | 31 | R <sub>ON_VBATSW</sub> | | | 100 | Ω | А | | 2 | 5V/3.3V Regulator | | | | | | | | | | 2.1 | Regulated output voltage | 9V < V <sub>VBAT</sub> < 40V<br>I <sub>load</sub> = 0mA to 100mA | 29 | V <sub>CC1</sub> | 4.85<br>(3.2) | | 5.15<br>(3.4) | V | А | | 2.2 | Regulated output voltage | $6V < V_{VBAT} \le 9V$<br>$I_{load} = 0mA to 100mA$ | 29 | V <sub>CC2</sub> | 4.75<br>(3.2) | | 5.25<br>(3.4) | V | Α | | 2.3 | Line regulation | I <sub>load</sub> = 0mA to 100mA | 29 | DC line regulation | | <1 | 50 | mV | А | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on $T_{OSC}$ ; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $t_{sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|------------------------------------------------------------------|----------------------------------|-----|---------------------------|---------------|------|----------------------|------------------|-------| | 2.4 | Load regulation | I <sub>load</sub> = 0mA to 100mA | 29 | DC load regulation | | <10 | 50 | mV | Α | | 2.5 | Output current limitation | V <sub>VBAT</sub> > 6V | 29 | I <sub>OS1</sub> | 100 | | 350 | mA | Α | | 2.6 | Serial inductance to C <sub>VCC</sub> including PCB | | 29 | ESL | 1 | | 20 | nH | D | | 2.7 | Serial resistance to C <sub>VCC</sub> including PCB | | 29 | ESR | 0 | | 0.5 | Ω | D | | 2.8 | Blocking cap at VCC | (2), (3) | 29 | C <sub>VCC</sub> | 1.1 | | 3.3 | μF | D | | 2.9 | HIGH threshold VMODE | | 1 | VMODE H | | | 4.0 | V | Α | | 2.10 | LOW threshold VMODE | | 1 | VMODE L | 0.7 | | | V | Α | | 3 | Reset and Watchdog | | | | | | | | | | 3.1 | $V_{CC}$ threshold voltage level for /RESET | VMODE = "H"<br>(VMODE = "L") | 29 | V <sub>tHRESH</sub> | | | 4.9<br>(3.25) | V | Α | | 3.1a | Tracking of reset threshold with regulated output voltage | VMODE = "H"<br>(VMODE = "L") | 29 | V <sub>VCC1-VtHRESH</sub> | 75<br>(50) | | | mV | А | | 3.2 | $V_{CC}$ threshold voltage level for /RESET | VMODE = "H"<br>(VMODE = "L") | 29 | V <sub>tHRESL</sub> | 4.0<br>(2.65) | | | V | Α | | 3.3 | Hysteresis of /RESET level | VMODE = "H"<br>(VMODE = "L")(4) | 29 | HYS <sub>RESth</sub> | 70 | 200 | 600<br>(400) | mV | Α | | 3.4 | Length of pulse at /RESET pin | (5) | 5 | t <sub>res</sub> | | 7000 | | T <sub>100</sub> | Α | | 3.5 | Length of short pulse at /RESET pin | (5) | 5 | t <sub>resshort</sub> | | 200 | | T <sub>100</sub> | Α | | 3.6 | Wait for the first WD trigger | (5) | 5 | t <sub>d</sub> | | 7000 | | T <sub>100</sub> | Α | | 3.7 | Time for VCC < V <sub>tHRESL</sub> before activating /RESET | (4) | 29 | t <sub>delayRESL</sub> | 0.5 | | 2 | μs | С | | 3.8 | Resistor defining internal bias currents for watchdog oscillator | | 3 | R <sub>RWD</sub> | 10 | | 91 | kΩ | D | | 3.9 | Watchdog oscillator period | $R_{RWD} = 33k\Omega$ | 3 | T <sub>OSC</sub> | 11.09 | | 13.55 | μs | Α | | 3.11 | Watchdog input low-voltage threshold | | 6 | V <sub>ILWD</sub> | | | $0.3 \times V_{VCC}$ | V | А | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on T<sub>OSC</sub>; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $t_{\rm sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|--------------------------|---------------------------|---------------------------|------|------|-------| | 3.12 | Watchdog input high-voltage threshold | | 6 | V <sub>IHWD</sub> | 0.7 ×<br>V <sub>VCC</sub> | | | V | А | | 3.13 | Hysteresis of watchdog input voltage threshold | | 6 | $V_{hysWD}$ | 0.3 | | 0.7 | V | Α | | 3.14 | Close window | (5) | 6 | t1 | | 980 ×<br>T <sub>OSC</sub> | | | Α | | 3.15 | Open window | (5) | 6 | t2 | | 780 ×<br>T <sub>OSC</sub> | | | Α | | 3.16 | Output low-voltage of /RESET | At I <sub>OLRES</sub> = 1mA | 5 | V <sub>OLRES</sub> | | | 0.4 | V | А | | 3.17 | Internal pull-up resistor at pin /RESET | | 5 | R <sub>PURES</sub> | 5 | 10 | 15 | kΩ | А | | 4 | LIN Transceiver, 7V ≤ V <sub>VBA</sub> | <sub>vT</sub> ≤ 18V | | | | | | | | | 4.1 | Low-level output current | Normal mode;<br>$V_{LIN} = 0V$ , $V_{RX} = 0.4V$ | 13 | IL <sub>RXD</sub> | 2 | | | mA | Α | | 4.2 | High-level output current | Normal mode; $V_{LIN} = V_{VBAT}$<br>$V_{RX} = V_{CC} - 0.4V$ | 13 | IH <sub>RXD</sub> | 1 | | | mA | Α | | 4.3 | Driver recessive output voltage | $R_{LOAD}$ = 1000 $\Omega$ to VBAT | 8 | V <sub>BUSrecdrv</sub> | $0.9 \times V_{VBAT}$ | | | V | Α | | 4.4 | Driver dominant voltage V <sub>BUSdom_DRV_Losup</sub> | $V_{VBAT} = 7.0V$<br>$R_{load} = 500\Omega$ | 8 | V_LoSUP | | | 1.2 | V | Α | | 4.5 | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub> | $V_{VBAT} = 18V$<br>$R_{load} = 500\Omega$ | 8 | V_ <sub>HiSUP</sub> | | | 2 | V | Α | | 4.6 | Driver dominant voltage V <sub>BUSdom_DRV_Losup</sub> | $V_{VBAT} = 7.0V$<br>$R_{load} = 1000\Omega$ | 8 | V_LoSUP_1k | 0.6 | | | V | Α | | 4.7 | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub> | $V_{VBAT} = 18V$<br>$R_{load} = 1000\Omega$ | 8 | V_HiSUP_1k_ | 0.8 | | | V | Α | | 4.8a | Pull up resistor to V <sub>VBAT</sub> | Serial diode required | 8 | R <sub>LIN</sub> | 20 | | 47 | kΩ | Α | | 4.8b | Capacitance on LIN pin to GND | | 8 | C <sub>LIN</sub> | | | 20 | pF | D | | 4.9 | Current limitation | $V_{BUS} = V_{VBAT_{max}}$ | 8 | I <sub>BUS_LIM</sub> | 50 | | 200 | mA | Α | | 4.10 | Input leakage current at<br>the receiver including pull-<br>up resistor as specified | Input leakage current<br>driver off<br>V <sub>BUS</sub> = 0V<br>V <sub>VBAT</sub> = 12V | 8 | I <sub>BUS_PAS_dom</sub> | <b>–</b> 1 | | | mA | Α | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on T<sub>OSC</sub>; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $\rm t_{sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|---------------------------|-----------------------|-------------------------|------|-------| | 4.11 | Leakage current LIN recessive | Driver off<br>7V < V <sub>VBAT</sub> < 18V<br>7V < V <sub>BUS</sub> < 18V<br>V <sub>BUS</sub> = V <sub>VBAT</sub> | 8 | I <sub>BUS_PAS_rec</sub> | | | 20 | μA | A | | 4.12 | Leakage current at ground loss Control unit disconnected from ground Loss of local ground must not affect communication in the residual network | $7V < V_{VBAT} < 18V$ $GND_{Device} = V_{VBAT}$ $V_{VBAT} = 12V$ $0V < V_{BUS} < 18V$ | 8 | I <sub>BUS_NO_gnd</sub> | -1 | | +1 | mA | Α | | 4.13 | Node has to sustain the current that can flow under this condition. Bus must remain operational under this condition | 7V < V <sub>VBAT</sub> < 18V<br>V <sub>VBAT</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V | 8 | I <sub>BUS</sub> | | | 100 | μΑ | Α | | 4.14 | Center of receiver threshold | $7V < V_{VBAT} < 18V$<br>$V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$ | 8 | V <sub>BUS_CNT</sub> | 0.475 × V <sub>VBAT</sub> | $0.5 \times V_{VBAT}$ | $0.525 \times V_{VBAT}$ | V | Α | | 4.15 | Receiver dominant state | 7V < V <sub>VBAT</sub> < 18V<br>V <sub>EN</sub> = 5V | 8 | $V_{BUSdom}$ | | | $0.4 \times V_{VBAT}$ | V | Α | | 4.16 | Receiver recessive state | $7V < V_{VBAT} < 18V$ $V_{EN} = 5V$ | 8 | $V_{BUSrec}$ | $0.6 \times V_{VBAT}$ | | | V | Α | | 4.17 | Receiver input hysteresis | $7V < V_{VBAT} < 18V$ $V_{HYS} = V_{th\_rec} - V_{th\_dom}$ | 8 | $V_{BUShys}$ | | | $0.175 \times V_{VBAT}$ | ٧ | Α | | 4.18 | Duty cycle 1 | $7V < V_{VBAT} < 18V$ $TH_{rec(max)} = 0.744 \times V_{VBAT}$ $TH_{Dom(max)} = 0.581 \times V_{VBAT}$ $t_{Bit} = 50\mu s$ $D1 = t_{Bus\_rec(min)}/(2 \times t_{Bit})$ Load1: $1nF + 1k\Omega$ Load2: $10nF + 500\Omega$ | 8 | D1 | 0.396 | | | | А | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on $T_{OSC}$ ; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $t_{\rm sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|---------------------------|------|---------------------------|------|-------| | 4.19 | Duty cycle 2 | $\begin{array}{l} \text{7V} < \text{V}_{\text{VBAT}} < 18\text{V} \\ \text{TH}_{\text{rec(min)}} = 0.422 \times \text{V}_{\text{VBAT}} \\ \text{TH}_{\text{Dom(min)}} = 0.284 \times \text{V}_{\text{VBAT}} \\ \text{t}_{\text{Bit}} = 50\mu\text{s} \\ \text{D2} = \text{t}_{\text{Bus\_rec(max)}} / (2\times\text{t}_{\text{Bit}}) \\ \text{Load1: 1nF} + 1k\Omega \\ \text{Load2: 10nF} + 500\Omega \end{array}$ | 8 | D2 | | | 0.581 | | A | | 4.20 | Duty cycle 3 | $\begin{array}{l} \text{7V} < \text{V}_{\text{VBAT}} < 18\text{V} \\ \text{TH}_{\text{rec(max)}} = 0.778 \times \text{V}_{\text{VBAT}} \\ \text{TH}_{\text{Dom(max)}} = 0.616 \times \text{V}_{\text{VBAT}} \\ t_{\text{Bit}} = 96\mu \text{s} \\ \text{D3} = t_{\text{Bus\_rec(min)}} / (2 \times t_{\text{Bit}}) \\ \text{Load1: 1nF} + 1k\Omega \\ \text{Load2: 10nF} + 500\Omega \end{array}$ | 8 | D3 | 0.417 | | | | A | | 4.21 | Duty cycle 4 | $\begin{aligned} & 7 \text{V} < \text{V}_{\text{VBAT}} < 18 \text{V} \\ & \text{TH}_{\text{rec(min)}} = 0.389 \times \text{V}_{\text{VBAT}} \\ & \text{TH}_{\text{Dom(min)}} = 0.251 \times \text{V}_{\text{VBAT}} \\ & t_{\text{Bit}} = 96 \mu \text{s} \\ & \text{D4} = t_{\text{Bus\_rec(max)}} / (2 \times t_{\text{Bit}}) \\ & \text{Load1: 1nF} + 1 k \Omega \\ & \text{Load2: 10nF} + 500 \Omega \end{aligned}$ | 8 | D4 | | | 0.590 | | A | | 4.22 | Receiver propagation delay | $7V < V_{VBAT} < 18V$<br>$t_{rec\ pd} = max\ (t_{rx\ pdr}\ t_{rx\ pdf})$ | 13 | t <sub>rx_pd</sub> | | | 6 | μs | Α | | 4.23 | Symmetry of receiver propagation delay rising edge minus falling edge | $7V < V_{VBAT} < 18V$ $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$ | 13 | t <sub>rx_sym</sub> | -2 | | +2 | μs | | | 4.24 | Dominant time for wake-<br>up via LIN-bus | 7V < V <sub>VBAT</sub> < 18V<br>V <sub>LIN</sub> = 0V | 8 | T <sub>BUS</sub> | 30 | 90 | 150 | μs | Α | | 5 | Control Inputs EN1, DIR, F | PWM, WD, TX | | | | | | | | | 5.1 | Input low-voltage threshold | | 12, 10,<br>11, 6, 9 | $V_{IL}$ | | | 0.3 ×<br>V <sub>VCC</sub> | V | А | | 5.2 | Input high-voltage threshold | | 12, 10,<br>11, 6, 9 | V <sub>IH</sub> | 0.7 ×<br>V <sub>VCC</sub> | | | V | Α | | 5.3 | Hysteresis | | 12, 10,<br>11, 6, 9 | HYS | 0.3 | 0.5 | 0.7 | V | Α | | 5.4 | Pull-down resistor | EN1, DIR, PWM, WD | 12, 10,<br>11, 6, | $R_{PD}$ | 25 | 50 | 100 | kΩ | Α | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on T<sub>OSC</sub>; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $\rm t_{sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-----|------------------------------------------------------|------------------------------------|---------------------|--------------------------------|-----------------------------------------|------|----------------------------------------|------|-------| | 5.5 | Pull-up resistor | TX | 9 | $R_{PU}$ | 25 | 50 | 100 | kΩ | Α | | 5.6 | Rise/fall time | | 12, 10,<br>11, 6, 9 | t <sub>rf</sub> | | | 100 | ns | D | | 5.7 | Debounce time EN1 | (6) | 12 | $t_{db}$ | 2 × T <sub>100</sub> | | $3 \times T_{100}$ | μs | В | | 6 | Charge Pump | | | | | | | | | | 6.1 | Charge pump voltage | Load = 0A | 21 | VCP | | | V <sub>VBAT</sub><br>+ V <sub>VG</sub> | V | Α | | 6.2 | Charge pump voltage | Load = $3mA$ ,<br>$C_{CP} = 100nF$ | 21 | VCP | V <sub>VBAT</sub> + V <sub>VG</sub> - 1 | | | V | Α | | 6.3 | Period charge pump oscillator | | 21 | T <sub>100</sub> | 9 | | 11 | μs | Α | | 6.4 | CP load current in VG without CP load | Load = 0A | 24 | I <sub>VGCPz</sub> | | | 0.6 | mA | Α | | 6.5 | CP load current in VG with CP load | Load = $3mA$ ,<br>$C_{CP} = 100nF$ | 24 | I <sub>VGCP</sub> | | | 4 | mA | Α | | 6.6 | Charge pump OK threshold UP | | 21 | V <sub>CPOK_UP</sub> | 5.05 | | 6.15 | V | Α | | 6.7 | Charge pump OK threshold DOWN | | 21 | V <sub>CPOK_DOWN</sub> | 4.25 | | 5.35 | V | Α | | 7 | H-bridge Driver | | 1 | | I. | | | | | | 7.1 | Low-side driver HIGH output voltage | | 26, 27 | $V_{LxH}$ | V <sub>VG</sub> –<br>0.5V | | $V_{VG}$ | V | Α | | 7.2 | ON-resistance of sink stage of pins L1, L2 | | 26, 27 | $R_{DSON\_LxL,}$ $x = 1, 2$ | | | 20 | Ω | Α | | 7.3 | ON-resistance of source stage of pins L1, L2 | | 26, 27 | $R_{DSON\_LxH,}$ $x = 1, 2$ | | | 20 | Ω | Α | | 7.4 | Output peak current at pins L1, L2, switched to LOW | V <sub>Lx</sub> = 3V | 26, 27 | I <sub>LxL</sub> ,<br>x = 1, 2 | 100 | | | mA | А | | 7.5 | Output peak current at pins L1, L2, switched to HIGH | V <sub>Lx</sub> = 3V | 26, 27 | I <sub>LxH</sub> ,<br>x = 1, 2 | | | -100 | mA | Α | | 7.6 | Pull-down resistance at pins L1, L2 | | 26, 27 | $R_{PDLx}$ $x = 1, 2$ | 30 | | 140 | kΩ | Α | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on $T_{OSC}$ ; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $t_{sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-----------------------------------------------------------------|-----------------------------------------------------------------------|-------------------|--------------------------------------|-----------------------------------------|------|-------------------------------------|------|-------| | 7.7 | ON-resistance of sink stage of pins H1, H2 | V <sub>Sx</sub> = 0 | 18, 20 | $R_{DSON\_HxL,}$ $x = 1, 2$ | | | 20 | Ω | А | | 7.8 | ON-resistance of source stage of pins H1, H2 | $V_{Sx} = V_{VBAT}$ | 18, 20 | $R_{DSON\_HxH,}$ $x = 1, 2$ | | | 20 | Ω | Α | | 7.9 | Output peak current at pins Hx, switched to LOW | $V_{VBAT} = 13.5V$<br>$V_{Sx} = V_{VBAT}$<br>$V_{Hx} = V_{VBAT} + 3V$ | 18, 20 | I <sub>HxL,</sub><br>x = 1, 2 | 100 | | | mA | А | | 7.10 | Output peak current at pins Hx, switched to HIGH | $V_{VBAT} = 13.5V$ $V_{Sx} = V_{VBAT}$ $V_{Hx} = V_{VBAT} + 3V$ | 18, 20 | I <sub>HxH</sub> ,<br>x = 1, 2 | | | -100 | mA | А | | 7.11 | Static switch output low voltage at pins Hx and Lx | $V_{Sx} = 0V$<br>$I_{Hx} = 1mA$<br>$I_{Lx} = 1mA$ | 18, 20,<br>26, 27 | $V_{HxL}, V_{LxL}$<br>x = 1, 2 | | | 0.3 | V | Α | | 7.12 | Static high-side switch output high-voltage pins H1, H2 | I <sub>Lx</sub> = -10μA<br>(PWM = static) | 18, 20 | V <sub>HxHstat1</sub> <sup>(7)</sup> | V <sub>VBAT</sub> + V <sub>VG</sub> - 1 | | V <sub>VBAT</sub> + V <sub>VG</sub> | V | Α | | 7.13 | Sink resistance between Hx and Sx | $V_{VBAT} = V_{PBAT} = 9V,$<br>I_VG = -20mA | 17, 18,<br>19, 20 | R <sub>PDHx</sub> | 30 | | 150 | kΩ | Α | | | Dynamic Parameters | | ' | | | | | | | | 7.15 | Propagation delay time, low-side driver from high to low | Figure 3-6 on page 12<br>V <sub>VBAT</sub> = 13.5V | 26, 27 | t <sub>LxHL</sub> | | | 0.5 | μs | А | | 7.16 | Propagation delay time, low-side driver from low to high | V <sub>VBAT</sub> = 13.5V | 26, 27 | t <sub>LxLH</sub> | | | 0.5 + t <sub>CC</sub> | μs | A | | 7.17 | Fall time low-side driver | V <sub>VBAT</sub> = 13.5V<br>C <sub>Gx</sub> = 5nF | 26, 27 | t <sub>Lxf</sub> | | | 0.5 | μs | Α | | 7.18 | Rise time low-side driver | V <sub>VBAT</sub> = 13.5V | 26, 27 | t <sub>Lxr</sub> | | | 0.5 | μs | Α | | 7.19 | Propagation delay time,<br>high-side driver from high<br>to low | Figure 3-6 on page 12<br>V <sub>VBAT</sub> = 13.5V | 18, 20 | t <sub>HxHL</sub> | | | 0.5 | μs | А | | 7.20 | Propagation delay time,<br>high-side driver from low<br>to high | V <sub>VBAT</sub> = 13.5V | 18, 20 | t <sub>HxLH</sub> | | | 0.5 + t <sub>CC</sub> | μs | А | | 7.21 | Fall time high-side driver | $V_{VBAT}$ = 13.5V,<br>$C_{Gx}$ = 5nF | 18, 20 | t <sub>Hxf</sub> | | | 0.5 | μs | А | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on $T_{OSC}$ ; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $t_{\rm sc}$ All parameters given are valid for $V_{THUV} \le V_{VBAT} \le V_{THOV}$ and for $-40^{\circ}C \le 9$ ambient $\le 125^{\circ}C$ unless stated otherwise. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|---------------------------------------------------------|-----------------------------------------------|--------|-----------------------|----------------------|------|----------------------|------|-------| | 7.22 | Rise time high-side driver | V <sub>VBAT</sub> = 13.5V | 18, 20 | t <sub>Hxr</sub> | | | 0.5 | μs | Α | | 7.23 | Cross conduction time | $R_{CC} = 10k\Omega$ , $C_{CC} = 1nF(8)$ | 4 | t <sub>cc</sub> | 3.75 | | 4.45 | μs | Α | | 7.24 | External resistor | | 4 | R <sub>CC</sub> | 5 | | | kΩ | D | | 7.25 | External capacitor | | 4 | $C_{CC}$ | | | 5 | nF | D | | 7.26 | R <sub>ON</sub> of t <sub>CC</sub> switching transistor | | 4 | R <sub>ONCC</sub> | | | 200 | Ω | Α | | 7.28 | Short circuit detection voltage | (9) | 17, 19 | V <sub>SC</sub> | 3.5 | 4 | 4.7 | V | Α | | 7.29 | Short circuit detection time | (10) | 17, 19 | t <sub>SC</sub> | 5 | 10 | 15 | μs | Α | | 7.30 | VG regulator output voltage | $V_{VBAT} = V_{PBAT} = 18V$ ,<br>I_VG = -20mA | 24 | $V_{VG}$ | 11 | | 14 | V | Α | | 7.31 | VG regulator output voltage switch mode | $V_{VBAT} = V_{PBAT} = 9V,$<br>I_VG = -20mA | 24 | V <sub>VGswitch</sub> | 7 | | 9 | V | Α | | 8 | Input EN2 | | | | | | | | | | 8.1 | Input low-voltage<br>threshold | | 32 | $V_{IL}$ | 2.3 | | 3.6 | ٧ | А | | 8.2 | Input high-voltage threshold | | 32 | V <sub>IH</sub> | 2.8 | | 4.0 | V | Α | | 8.3 | Hysteresis | (6) | 32 | HYS | | 0.47 | | V | Α | | 8.4 | Pull-down resistor | | 32 | R <sub>PD</sub> | 50 | 100 | 200 | kΩ | Α | | 8.5 | Rise/fall time | | 32 | t <sub>rf</sub> | | | 100 | ns | D | | 8.6 | Debounce time | (6) | 32 | t <sub>db</sub> | 2 × T <sub>100</sub> | | 3 × T <sub>100</sub> | μs | В | | 9 | Diagnostic Outputs DG1, D | )G2, DG3 | | | | | | | | | 9.1 | Low level output current | $V_{DG} = 0.4V^{(6)}$ | 15, 16 | IL | 2 | | | mA | Α | | 9.2 | High level output current | $V_{DG} = VCC - 0.4V^{(6)}$ | 15, 16 | IH | 1 | | | mA | Α | <sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter - 2. The use of X7R material is recommended - 3. For higher values, stability at zero load is not guaranteed - 4. Tested during qualification only - 5. Value depends on T<sub>OSC</sub>; function tested with digital test pattern - 6. Tested during characterization only - 7. Supplied by charge pump - 8. See Section 3.11.1 "Cross Conduction Time" on page 12 - 9. Voltage between source-drain of external switching transistors in active case - 10. The short-circuit message will never be generated for switch-on time < $t_{sc}$ # 9. Application #### 9.1 General Remark This section describes the principal application for which the ATA6823C was designed. Because Atmel<sup>®</sup> cannot be considered to understand fully all aspects of the system, application, and environment, no warranties of fitness for a particular purpose are given. Table 9-1. Typical External Components | Component | Function | Value | Tolerance | |--------------------|--------------------------------------------|--------------------------|-----------| | C <sub>VINT</sub> | Blocking capacitor at VINT | 220nF, 10V, X7R | 50% | | C <sub>VCC</sub> | Blocking capacitor at VCC | 2.2µF, 10V, X7R | 50% | | C <sub>CC</sub> | Cross conduction time definition capacitor | Typical 330pF, 100V, COG | | | R <sub>CC</sub> | Cross conduction time definition resistor | Typical 10kΩ | | | C <sub>VG</sub> | Blocking capacitor at VG | Typical 470nF, 25V, X7R | 50% | | C <sub>CP</sub> | Charge pump capacitor | Typical 220nF, 25V, X7R | | | C <sub>VRES</sub> | Reservoir capacitor | Typical 470nF, 25V, X7R | | | R <sub>RWD</sub> | Watchdog time definition resistor | Typical 51kΩ | | | R <sub>LINex</sub> | Pull-up resistor for LIN bus (master only) | Typical 1kΩ | | | C <sub>LINex</sub> | Filter capacitor for LIN bus | Typical 220pF, 100V | | ### 10. Errata ### 10.1 Faulty Pulse at DG1 A faulty pulse of approximately 100ns appears at pin 16 (DG1), signalizing short circuit condition, under following circumstances: General condition: PWM = HIGH and detected undervoltage of VBAT (signalized at pin 15 = DG2) or detected overvoltage of VBAT (signalized at pin 15 = DG2) or detected undervoltage of the charge pump (signalized at pin 15 = DG2) or overtemperature shutdown. #### 10.2 Problem Fix/Workaround Set the software to ignore the faulty pulse. #### 11. **Ordering Information** | Extended Type Number | Package | Remarks | |----------------------|---------|-------------| | ATA6823C-PHQW-1 | QFN32 | Pb-free, 4k | #### **Package Information** 12. Package: QFN\_7x7\_32L Exposed pad 4.7x4.7 1 6.543-5201.01-4 Atmel packagedrawings@atmel.com **Package Drawing Contact:** # 13. Revision History Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document. | Revision No. | History | | | |----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--| | 9209G-AUTO-02/15 | Section 10 "Ordering Information" on page 24 updated | | | | 9209G-A010-02/15 | <ul> <li>Section 11 "Package Information" on page 24 updated</li> </ul> | | | | 9209F-AUTO-06/14 | Put datasheet in the latest template | | | | 9209E-AUTO-03/12 • Section 4 "Absolute Maximum Ratings" on page 13 changed | | | | | | Figure 3-5 "Definition of Bus Timing Parameters" on page 10 changed | | | | 9209D-AUTO-11/11 | <ul> <li>Section 4 "Absolute Maximum Ratings" on page 15 changed</li> </ul> | | | | | • Section 8 "Electrical Characteristics" numbers 4.8 and 4.12 on pages 19 to 20 changed | | | | 9209C-AUTO-01/11 | Section 3.3 "Wake-up and Sleep Mode Strategy" on page 7 changed | | | | 9209B-AUTO-11/10 | Section 8 "Electrical Characteristics" number 4.8b on page 19 added | | | | 9209D-A010-11/10 | <ul> <li>Table 9-1 "Typical External Components" on page 25 changed</li> </ul> | | | **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 F: (+1)(408) 436.4200 www.atmel.com © 2015 Atmel Corporation. / Rev.: 9209G-AUTO-02/15 Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.