## **RL78/I1E** **RENESAS MCU** R01DS0274EJ0110 Rev. 1.10 Jun 30, 2016 ## 1. OUTLINE ## 1.1 Features Ultra-low power consumption technology - VDD= 2.4 to 5.5 V - HALT mode - STOP mode - SNOOZE mode #### RL78 CPU core - CISC architecture with 3-stage pipeline - Minimum instruction execution time: Can be changed from high speed (0.03125 μs: @ 32 MHz operation with high-speed on-chip oscillator or PLL clock)<sup>Note</sup> to ultra-low speed (1 μs: @ 1 MHz operation with highspeed on-chip oscillator or PLL clock) - Multiply/divide/multiply & accumulate instructions are supported. - Address space: 1 MB - lacktriangle General-purpose registers: (8-bit register imes 8) imes 4 banks - On-chip RAM: 8 KB #### Note For industrial applications (M; TA = -40 to +125°C): 0.04167 $\mu s$ @ 24 MHz operation with high-speed on-chip oscillator or PLL clock #### Code flash memory - Code flash memory: 32 KB - Block size: 1 KB - Prohibition of block erase and rewriting (security function) - On-chip debug function - Self-programming (with boot swap function/flash shield window function) #### Data flash memory - Data flash memory: 4 KB - Back ground operation (BGO): Instructions can be executed from the program memory while rewriting the data flash memory. - Number of rewrites: 1,000,000 times (TYP.) - Voltage of rewrites: VDD = 2.4 to 5.5 V #### High-speed on-chip oscillator - Select from 32 MHz, 24 MHz, 16 MHz, 12 MHz, 8 MHz, 6 MHz, 4 MHz, 3 MHz, 2 MHz, and 1 MHz - ◆ High accuracy: ±2.0% (VDD = 2.4 to 5.5 V, TA = -40 to +105°C) ±3.0% (VDD = 2.4 to 5.5 V, TA = -40 to +125°C) #### Operating ambient temperature - TA = -40 to +105°C (G: Industrial applications) - TA = -40 to +125°C (M: Industrial applications) #### Power management and reset function - On-chip power-on-reset (POR) circuit - On-chip voltage detector (LVD) (Select interrupt and reset from 7 levels) #### Data transfer controller (DTC) - Transfer modes: Normal transfer mode, repeat transfer mode, block transfer mode - Activation sources: Activated by interrupt sources. - Chain transfer function #### Event link controller (ELC) Event signals of 16 types can be linked to the specified peripheral function. #### Serial interfaces - OSI: 2 channels - UART: 2 channels (UART with LIN-bus supported: 1 channel) - I<sup>2</sup>C/simplified I<sup>2</sup>C: 2 channels #### Timer - 16-bit timer: 8 channels (Timer Array Unit (TAU): 6 channels, timer RJ: 1 channel, timer RG: 1 channel) - Interval timer: 1 channel - Real-time clock: 1 channel (calendar for 99 years, alarm function, and clock correction function) - Watchdog timer: 1 channel (operable with the dedicated low-speed on-chip oscillator) #### Analog front-end (AFE) power supply Sensor power supply (SBIAS) output: 0.5 V to 2.2 V - 24-bit $\Delta\Sigma$ A/D converter with programmable gain instrumentation amplifier - 24-bit second-order $\Delta\Sigma$ A/D converter (AVDD = 2.7 to 5.5 V) - SNDR: 85 dB (TYP.) - Output data rate: 488 sps to 15.625 ksps in normal mode 61 sps to 1.953 ksps in low power mode - Programmable gain instrumentation amplifier input: 3 or 4 channels (differential input mode or single-ended input mode can be specified for each input channel) - DAC for offset adjustment - Variable gain: x1 to x64 - On-chip temperature sensor #### 10-bit A/D converter - 8-bit/10-bit successive approximation A/D converter (AVDD = 2.7 to 5.5 V) - Analog input: 8 or 10 channels, sensor power supply (SBIAS), and internal reference voltage - Internal reference voltage (1.45 V) #### Configurable amplifier - Matrix configuration that consists of 3 operational amplifier channels and a configurable switch (AVDD = 2.7 to 5.5 V) - Can be used as a 2- or 3-channel general operational amplifier - Operational amplifier output: 3 channels - General-purpose Analog I/O ports: 5 or 6 channels - Offset voltage calibration #### D/A converter - 12-bit R-2R resistor ladder type D/A converter (AVDD = 2.7 to 5.5 V) - Analog output: 1 channel (via configurable amplifier) #### I/O port - CMOS I/O: 10 to 14 (N-ch open drain I/O [withstanding voltage of VDD]: 6, CMOS I/O: 7 to 11, CMOS input: 3) - Can be set to TTL input buffer and on-chip pull-up resistor - Different potential interface: Can connect to a 2.5/3 V device - On-chip clock output/buzzer output controller #### Others On-chip BCD (binary-coded decimal) correction circuit ## ○ ROM, RAM capacities | Flash ROM | Data flash | RAM | RL78 | B/I1E | |-------------|-------------|--------|----------|----------| | T lasti KOW | Data ilasii | IXAIVI | 32 pins | 36 pins | | 32 KB | 4 KB | 8 KB | R5F11CBC | R5F11CCC | ## 1.2 Ordering Information Figure 1 - 1 Part Number, Memory Size, and Package of RL78/I1E | Pin<br>count | Package | Fields of<br>Application<br>Note | Ordering Part Number | |--------------|--------------------------------------------------|----------------------------------|----------------------------------| | 32 pins | 32-pin plastic HVQFN<br>(5 × 5 mm, 0.5 mm pitch) | G | R5F11CBCGNA#20<br>R5F11CBCGNA#40 | | | | М | R5F11CBCMNA#U0<br>R5F11CBCMNA#W0 | | 36 pins | 36-pin plastic TFBGA<br>(4 × 4 mm, 0.5 mm pitch) | G | R5F11CCCGBG#U0<br>R5F11CCCGBG#W0 | | | | М | R5F11CCCMBG#U0<br>R5F11CCCMBG#W0 | Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/I1E. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. ## 1.3 Pin Configuration (Top View) ## **1.3.1 32-pin products** <R> • 32-pin plastic HVQFN (5 × 5 mm, 0.5 mm pitch) - Caution 1. Connect the REGC pin to the Vss pin via a capacitor (0.47 to 1 $\mu\text{F}$ ). - Caution 2. Connect the REGA pin to the AVss pin via a capacitor (0.22 $\mu\text{F}).$ - Caution 3. Make the AVss pin the same potential as the Vss pin. - Caution 4. Make the AVDD pin the same potential as the VDD pin. - Caution 5. Connect the SBIAS pin to the AVss pin via a capacitor (0.22 $\mu\text{F}$ ). Remark 1. It is recommended to connect an exposed die pad to Vss. ## 1.3.2 **36-pin products** <R> • 36-pin plastic TFBGA (4 × 4 mm, 0.5 mm pitch) | | Α | В | С | D | E | F | | |---|---------------|-----------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------|------------|---| | 6 | PGA2P | PGA1N | PGA1P | PGA0P | PGA3P | AVss | 6 | | 5 | PGA2N | P40/TOOL0 | PGA0N | PGA3N | REGA | SBIAS | 5 | | 4 | RESET | P137/SSI00/<br>INTP0 | P11/SI01/RXD1/<br>SDA01/TI03/<br>TO03/INTP2/<br>TRGCLKA/<br>TRJIO0 | P12/SCK01/<br>SCL01/TI11/<br>TO11/INTP3/<br>PCLBUZ0/<br>TRGIOB/TRJO0 | ANIO | AVDD | 4 | | 3 | P122/EXCLK/X2 | P15/SCK00/<br>SCL00/TI10/<br>TO10/INTP6/<br>TRGCLKB | P10/SO01/TXD1/<br>TI01/TO01/<br>INTP1/TRGIOA | ANI3/AMP0P/<br>ANX1 | ANI2/AMPON/<br>ANX0 | ANI1/AMP0O | 3 | | 2 | P121/X1 | REGC | P14/SI00/RXD0/<br>SDA00/TI02/<br>TO02/INTP5/<br>TOOLRXD | P41/ANI6/<br>AMP1P/ANX3 | P42/ANI5/<br>AMP1N/ANX2 | ANI4/AMP1O | 2 | | 1 | VDD | Vss | P13/SO00/TXD0/<br>TI00/TO00/INTP4/<br>TOOLTXD/<br>RTC1HZ | P16/INTP7/ANI9/<br>AMP2P/ANX5 | P17/ANI8/<br>AMP2N/ANX4 | ANI7/AMP2O | 1 | | | Α | В | С | D | Е | F | | - Caution 1. Connect the REGC pin to the Vss pin via a capacitor (0.47 to 1 $\mu$ F). - Caution 2. Connect the REGA pin to the AVss pin via a capacitor (0.22 $\mu$ F). - Caution 3. Make the AVss pin the same potential as the Vss pin. - Caution 4. Make the AVDD pin the same potential as the VDD pin. - Caution 5. Connect the SBIAS pin to the AVss pin via a capacitor (0.22 $\mu\text{F}).$ #### 1.4 Pin Identification ANI0 to ANI9: RESET: Analog input Reset AMP0P to AMP2P: Operational amplifier REGA: Regulator capacitance for analog positive input REGC: Regulator capacitance AMPON to AMP2N: Operational amplifier RTC1HZ: Real-time clock correction negative input RxD0, RxD1: Receive data AMP0O to AMP2O: Bias output for MEMS sensor Operational amplifier output SBIAS: ANX0 to ANX5: General-purpose analog SCK00, SCK01: Serial clock input/output ports for operational amplifier SCL00, SCL01: Serial clock output AVDD: Power supply for analog SI00, SI01: Serial data input AVss: Ground for analog SO00, SO01: Serial data output EXCLK: TI00 to TI03, TI10, TI11: External clock input Timer input (main system clock) TO00 to TO03, TO10, TO11, Timer output INTP0 to INTP7: TRJO0: External interrupt input P10 to P17: TOOL0: Port 1 Data input/output for tools P40 to P42: TOOLRxD, TOOLTxD: Port 4 Data input/output for external devices P121, P122: TRGCLKA, TRGCLKB: Port 12 Timer external clock input P137: TRGIOA, TRGIOB, TRJIO0: Port 13 Timer input/output PCLBUZ0: TxD0, TxD1: Programmable clock output/ Transmit data VDD: buzzer output Power supply PGA0N to PGA3N: PGA negative analog input Vss: Ground PGA0P to PGA3P: PGA positive analog input X1, X2: Crystal oscillator (main system clock) ## 1.5 Block Diagram ## 1.5.1 32-pin products ## 1.5.2 **36-pin products** ## 1.6 Outline of Functions [32-pin, 36-pin products] (1/2) | | Item | 32-pin | 36-pin | | | | |-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--| | | item | R5F11CBC | R5F11CCC | | | | | Code flash men | nory | 32 KB | | | | | | Data flash mem | iory | 4 KB | | | | | | RAM | | 8 KB | | | | | | Address space | | 1 MB | | | | | | Main system clock | High-speed system clock | X1 (crystal/ceramic) oscillation, external main system<br>1 to 20 MHz: VDD = 2.7 to 5.5 V, 1 to 16 MHz: VDD | • • • | | | | | | High-speed on-chip oscillator clock (fін) | 1 to 32 MHz (VDD = 2.7 to 5.5 V)Note 1<br>1 to 16 MHz (VDD = 2.4 to 5.5 V) | | | | | | | PLL clock (fPLL divided by 2, 4, or 8) | 3 to 32 MHz (VDD = 2.7 to 5.5 V)Note 2<br>3 to 16 MHz (VDD = 2.4 to 5.5 V) | | | | | | General-purpos | e register | 8 bits × 32 registers (8 bits × 8 registers × 4 banks) | | | | | | Minimum instruc | ction execution time | 0.03125 μs (high-speed on-chip oscillator clock: fiн = | = 32 MHz operation) <sup>Note 3</sup> | | | | | | | 0.03125 μs (PLL clock: fPLL = 64 MHz, fiн = 32 MHz operation) <sup>Note 4</sup> | | | | | | | | 0.05 μs (high-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | Instruction set | | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), division (16 bits ÷ 16 bits, 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | I/O port | Total | 10 | 14 | | | | | | CMOS I/O | 7 | 11 | | | | | | CMOS input | 3 | 3 | | | | | Timer | 16-bit timer | 8 channels (TAU: 6 channels, Timer RJ: 1 channel, | Timer RG: 1 channel) | | | | | | Watchdog timer | 1 channel | | | | | | | Real-time clock (RTC) | 1 channel | | | | | | | Interval timer | 1 channel | | | | | | | Timer output | Timer outputs: 10 channels PWM outputs: 9 channels | | | | | | | RTC output | 1 | | | | | | Clock output/bu | zzer output | 1 | | | | | | | | 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 (Main system clock: fmain = 20 MHz operation) | MHz, 10 MHz | | | | | 8/10-bit A/D cor | nverter | 8 channels | 10 channels | | | | | Serial interface | | CSI: 2 channels/UART: 2 channels (UART supporting LIN-bus: 1 channel)/simplified I <sup>2</sup> C: 2 channels | | | | | | | | | | | | | - Note 1. 1 to 24 MHz (VDD = 2.7 to 5.5 V) for M products (industrial applications, $T_A = -40$ to +125°C) - Note 2. 3 to 24 MHz (VDD = 2.7 to 5.5 V) for M products (industrial applications, $T_A = -40$ to +125°C) - Note 3. 0.04167 $\mu$ s (high-speed on-chip oscillator clock: fiH = 24 MHz operation) for M products (industrial applications, TA = -40 to +125°C) - Note 4. 0.04167 $\mu$ s (PLL clock: fPLL = 64 MHz, fIH = 24 MHz operation) for M products (industrial applications, TA = -40 to +125°C (2/2) <R> | | | 32-pin | 36-pin | | | | |-----------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--|--|--| | ' | tem | R5F11CBC | R5F11CCC | | | | | Data transfer contro | ller (DTC) | 22 sources | | | | | | Event link controller | (ELC) | Event input: 16 Event trigger output: 7 | | | | | | Vectored interrupt | Internal | 23 | 23 | | | | | sources | External | 7 | 8 | | | | | ΔΣ A/D converter | 24-bit | 3 channels | 4 channels | | | | | | AFE temperature sensor | 1 channel | | | | | | Operational | 3-pin | 3 channels Note 1 | 3 channels | | | | | amplifier | General-purpose port | 5 channels | 6 channels | | | | | D/A converter | 12-bit | 1 channel | | | | | | Reset | | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note 2 Internal reset by RAM parity error Internal reset by illegal-memory access | | | | | | Power-on-reset circ | uit | Power-on-reset: 1.56 ±0.03 V Power-down-reset: 1.55 ±0.03 V | | | | | | Voltage detector | | At rise: 2.55 V to 4.64 V (7 steps) At fall: 2.61 V to 4.74 V (7 steps) | | | | | | On-chip debug func | tion | Provided | | | | | | Power supply voltage | je | V <sub>DD</sub> = 2.4 to 5.5 V | | | | | | Operating ambient t | emperature | $T_A = -40 \text{ to } +105^{\circ}\text{C}$ (G: Industrial applications), $T_A = -40 \text{ to } +105^{\circ}\text{C}$ | -40 to +125°C (M: Industrial applications) | | | | <R> - **Note 1.** When each of the 3 channels is in use as an independent amplifier, at least one channel must be in a voltage follower configuration. - Note 2. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator. # 2. ELECTRICAL SPECIFICATIONS (G: TA = -40 to +105°C) This chapter describes the electrical specifications for the products "G: Industrial applications (TA = -40 to +105°C)". - Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - Caution 2. The pins mounted depend on the product. - Caution 3. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C. Derating is the systematic reduction of load for the sake of improved reliability. - **Remark** The electrical characteristics of the products G: Industrial applications (TA = -40 to +105°C) are different from those of the products "M: Industrial applications". For details, refer to **2.1** to **2.10**. ## 2.1 Absolute Maximum Ratings #### **Absolute Maximum Ratings** (1/2) | Parameter | Symbol | Conditions | | Ratings | Unit | |------------------------|--------|-------------------------------------------------|------------------------|----------------------------------------------------------------------|------| | Supply voltage | VDD | | | -0.5 to +6.5 | V | | | AVDD | AVDD = VDD | | -0.5 to +6.5 | V | | | AVss | AVss = Vss | AVss = Vss | | V | | REGC pin input voltage | VIREGC | REGC | | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3 Note 1 | V | | REGA pin input voltage | Virega | REGA | | -0.3 to +2.8<br>and -0.3 to AV <sub>DD</sub> + 0.3 <sup>Note 2</sup> | V | | Input voltage | VI1 | P10 to P15, P40, P121<br>RESET | , P122, P137, EXCLK, | -0.3 to V <sub>DD</sub> +0.3 Note 3 | V | | Alternate-function pin | VI2 | P16, P17, P41, P42 | Digital input voltage | -0.3 to VDD + 0.3 Note 3 | V | | input voltage | | (36-pin products only) | Analog input voltage | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Analog input voltage | VIA | PGA0P to PGA3P, PGANIO to ANIO to ANIO, ANXO to | • | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Output voltage | Vo1 | P10 to P15, P40 | | -0.3 to VDD + 0.3 Note 3 | V | | Alternate-function pin | VO2 | P16, P17, P41, P42 | Digital output voltage | -0.3 to V <sub>DD</sub> + 0.3 Note 3 | V | | output voltage | | (36-pin products only) Analog output voltage | | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Analog output voltage | VOA | SBIAS, AMP0O to AMI | P2O, ANX0 to ANX5 | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | - Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - Note 2. Connect the REGA pin to AVss via a capacitor (0.22 $\mu$ F). This value regulates the absolute maximum rating of the REGA pin. Do not use this pin with voltage applied to it. - Note 3. Must be 6.5 V or lower. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark 2. Vss is used as the reference voltage. ## **Absolute Maximum Ratings** (2/2) | Parameter | Symbol | | Conditions | Ratings | Unit | |----------------------------|------------------|--------------------------------|------------------------------|-------------|------| | Output current, high | Іон1 | Per pin P10 to P17, P40 to P42 | | -40 | mA | | | | Total of all pins | P10 to P17, P41, P42 Note | -100 | mA | | Analog output current, | Іона | Per pin | AMP0O to AMP2O | -12 | mA | | high | | | ANX0 to ANX5 | -0.12 | mA | | | | Total of all pins | AMP0O to AMP2O, ANX0 to ANX5 | -18 | mA | | Output current, low | IOL1 | Per pin | P10 to P17, P40 to P42 | 40 | mA | | | | Total of all pins | P10 to P17, P41, P42 Note | 100 | mA | | Analog output current, low | IOLA | Per pin | AMP0O to AMP2O | 12 | mA | | | | | ANX0 to ANX5 | 0.12 | mA | | | | Total of all pins | AMP0O to AMP2O, ANX0 to ANX5 | 18 | mA | | Operating ambient | mbient TA In nor | | In normal operation mode | | °C | | temperature | | In flash memory p | programming mode | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Note This indicates the total current value when P16, P17, P41, and P42 are used as digital input pins. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark 2. Vss is used as the reference voltage. #### 2.2 Oscillator Characteristics ## 2.2.1 X1 characteristics $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AVDD} = \text{VDD} \le 5.5 \text{ V}, \text{AVSS} = \text{VSS} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------|--------------------|--------------------------------------------------|------|------|------|------| | X1 clock oscillation frequency (fx) Note | Ceramic resonator/ | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 1.0 | | 20.0 | MHz | | | crystal resonator | $2.4 \text{ V} \leq \text{Vdd} < 2.7 \text{ V}$ | 1.0 | | 16.0 | | Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. ## 2.2.2 On-chip oscillator characteristics (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|-------------------------------------------------|-----------------------------------------|---------------------|------|------|------|------| | High-speed on-chip oscillator clock frequency | fıн | $2.7 \text{ V} \leq \text{Vdd} \leq 5.$ | 2.7 V ≤ VDD ≤ 5.5 V | | | 32 | MHz | | Notes 1, 2 | $2.4 \text{ V} \leq \text{VDD} < 2.7 \text{ V}$ | | 1 | | 16 | MHz | | | High-speed on-chip oscillator clock frequency accuracy | | -40 to +105°C | 2.4 V ≤ VDD ≤ 5.5 V | -2.0 | | +2.0 | % | | Low-speed on-chip oscillator clock frequency | fıL | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | **Note 1.** High-speed on-chip oscillator frequency is selected with bits 0 to 3 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register. Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time. ## 2.2.3 PLL characteristics (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | | | MIN. | TYP. | MAX. | Unit | |---------------------------------|--------|---------------|------------------------------------------------------------------------------------------------|-------------------------------------------|------|------|------|------| | PLL output frequencyNotes 1, 2, | fPLL | fmx = 8 MHz | DSFRDIV = 0 | DSCM = 0 | | 48 | | MHz | | 3 | | | | DSCM = 1 | | 64 | | MHz | | | | | DSFRDIV = 1 | DSCM = 0 | | 24 | | MHz | | | | | | DSCM = 1 | | 32 | | MHz | | | | fmx = 4 MHz | DSFRDIV = 0 | DSCM = 0 | | 24 | | MHz | | | | | | DSCM = 1 | | 32 | | MHz | | Lockup wait time | | Time from whe | en PLL output is en | abled to when the | 40 | | | μs | | Interval wait time | | | Time from when the PLL stops operating to when the setting to start PLL operation is specified | | | | | μs | | Setup wait time | | · | | input clock stabilizes to when the PLL is | 1 | | | μs | - Note 1. When using a PLL, input a clock of 4 MHz or 8 MHz to the PLL. - **Note 2.** Be sure to specify one of these settings when using a PLL. - Note 3. When using the PLL output as the CPU clock, fill is divided by 2, 4, or 8 according to the setting of the RDIV1 and RDIV0 bits #### 2.3 DC Characteristics #### 2.3.1 Pin characteristics #### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AVDD} = \text{VDD} \le 5.5 \text{ V}, \text{AVSS} = \text{VSS} = 0 \text{ V})$ (1/3) | Item | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|-----------------|------| | Output current, high Note 1 | Іон1 | Per pin for P10 to P17 and P40 to P42 Note 2 | -40°C < TA ≤ +85°C | | | -10.0<br>Note 3 | mA | | | | | 85°C < Ta ≤ 105°C | | | -3.0<br>Note 3 | mA | | | | Total of P10 to P17, P41, and P42<br>Note 2 | 4.0 V ≤ VDD ≤ 5.5 V<br>-40°C < TA ≤ +85°C | | | -80.0 | mA | | | | (When duty ≤ 70% Note 4) | 4.0 V ≤ VDD ≤ 5.5 V<br>85°C < TA ≤ 105°C | | | -30.0 | mA | | | | | 2.7 V ≤ VDD < 4.0 V | | | -19.0 | mA | | | | | 2.4 V ≤ VDD < 2.7 V | | | -10.0 | mA | | Output current, low Note 1 | IOL1 | Per pin for P10 to P17 and P40 to P42 Note 2 | -40°C < TA ≤ +85°C | | | 20.0<br>Note 3 | mA | | | | | 85°C < Ta ≤ 105°C | | | 8.5<br>Note 3 | mA | | | | Total of P10 to P17, P41, and P42<br>Note 2 | 4.0 V ≤ VDD ≤ 5.5 V<br>-40°C < TA ≤ +85°C | | | 80.0 | mA | | | | (When duty ≤ 70% Note 4) | $4.0 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$<br>$85^{\circ}\text{C} < \text{TA} \le 105^{\circ}\text{C}$ | | | 40.0 | mA | | | | | $2.7 \text{ V} \le \text{VDD} < 4.0 \text{ V}$ | | | 35.0 | mA | | | | | 2.4 V ≤ VDD < 2.7 V | | | 20.0 | mA | - **Note 1.** Value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin. - **Note 2.** This indicates the total current value when P16, P17, P41, and P42 are used as digital I/O ports. When using these pins as analog function (AFE) pins, refer to **2.1 Absolute Maximum Ratings**. - Note 3. Do not exceed the total current value. - **Note 4.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoH $\times$ 0.7)/(n $\times$ 0.01) Example: n = 80% when IOH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Caution P10 to P15 do not output high level in N-ch open-drain mode. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/3) | Item | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|--------|------------------------------|----------------------------------------------------------------------------------|-----------|------|---------|------| | Input voltage, high | VIH1 | P10 to P17 and<br>P40 to P42 | Normal input buffer | 0.8 VDD | | VDD | V | | | VIH2 | P11, P12, P14, | TTL input buffer, $4.0 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 2.2 | | VDD | V | | | | P15 | TTL input buffer, $3.3 \text{ V} \leq \text{VDD} < 4.0 \text{ V}$ | 2.0 | | VDD | V | | | | | TTL input buffer, 2.4 V $\leq$ VDD $<$ 3.3 V | 1.5 | | VDD | V | | | VIH3 | P121, P122, P13 | 7, EXCLK, RESET | 0.8 Vdd | | VDD | V | | Input voltage, low | VIL1 | P10 to P17 and<br>P40 to P42 | Normal input buffer | 0 | | 0.2 VDD | V | | | VIL2 | P11, P12, P14, | TTL input buffer, $4.0 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | P15 | TTL input buffer, $3.3 \text{ V} \leq \text{VDD} < 4.0 \text{ V}$ | 0 | | 0.5 | V | | | | | TTL input buffer, 2.4 V ≤ VDD < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P121, P122, P13 | 7, EXCLK, RESET | 0 | | 0.2 Vdd | V | | Output voltage, high | Voн1 | P10 to P17 and P40 to P42 | 4.0 V ≤ VDD ≤ 5.5 V,<br>TA = -40 to +85°C, IOH1 = -10.0 mA | VDD - 1.5 | | | V | | | | | 4.0 V ≤ VDD ≤ 5.5 V,<br>85°C < TA ≤ 105°C, IOH1 = -3.0 mA | VDD - 0.7 | | | V | | | | | 2.7 V ≤ VDD ≤ 5.5 V, IOH1 = -2.0 mA | VDD - 0.6 | | | V | | | | | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}, \text{ IOH1} = -1.5 \text{ mA}$ | VDD - 0.5 | | | V | | Output voltage, low | VOL1 | P10 to P17 and<br>P40 to P42 | 4.0 V ≤ VDD ≤ 5.5 V,<br>TA = -40 to +85°C, loL1 = 20.0 mA | | | 1.3 | V | | | | | 4.0 V ≤ VDD ≤ 5.5 V,<br>85°C < TA ≤ 105°C, IOL1 = 8.5 mA | | | 0.7 | V | | | | | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}, \text{ lol1} = 3.0 \text{ mA}$ | | | 0.6 | V | | | | | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}, \text{ lol1} = 1.5 \text{ mA}$ | | | 0.4 | V | | | | | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}, \text{ lol1} = 0.6 \text{ mA}$ | | | 0.4 | V | Caution The maximum $V_{\text{IH}}$ value on P10 to P15 is $V_{\text{DD}}$ , even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## (Ta = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (3/3) | Item | Symbol | Conditi | ions | | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|----------------------------|--------------|--------------------------------------------------------------------------------------|------|------|-----------|------| | Input leakage | ILIH1 | P10 to P17, and P40 to P42 | VI = VDD | | | | 1 | μΑ | | current, high | ILIH2 | P137, RESET VI = VDD | | | | 1 | μΑ | | | | Ішнз | P121, P122 (X1, X2, EXCLK) | VI = VDD | In input port mode<br>or when using<br>external clock<br>input | | | 1 | μА | | | | | | When a resonator is connected | | | 10 | μА | | Input leakage | ILIL1 | P10 to P17, and P40 to P42 | Vı = Vss | | | | -1 | μΑ | | current, low | ILIL2 | P137, RESET | Vı = Vss | | | | -1 | μΑ | | | ILIL3 | P121, P122 (X1, X2, EXCLK) | VI = VSS | In input port mode or when using external clock input When a resonator is connected | | | -1<br>-10 | μΑ | | On-chip pull-up resistance | Ru | P10 to P15, P40 | VI = VSS, ir | n input port mode | 10 | 20 | 100 | kΩ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## 2.3.2 Supply current characteristics #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/2) | Parameter | Symbol | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-----------|---------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|------|------|------| | Supply | IDD1 | Operating | fHOCO = 32 MHz, fMAIN = 32 MHz Note 3 | Basic | VDD = 5.0 V | | 2.1 | | mA | | current | | mode <sup>Note 2</sup> | | operation | VDD = 3.0 V | | 2.1 | | | | Note 1 | | | fHOCO = 32 MHz, fMAIN = 32 MHz Note 3 | Normal | VDD = 5.0 V | | 4.8 | 8.7 | mA | | | | | | operation | VDD = 3.0 V | | 4.8 | 8.7 | | | | | | fhoco = 24 MHz, fmain = 24 MHz Note 3 | Normal | VDD = 5.0 V | | 3.8 | 6.7 | | | | | | | operation | VDD = 3.0 V | | 3.8 | 6.7 | | | | | fhoco = 16 MHz, fmain = 16 MHz Note 3 | Normal | VDD = 5.0 V | | 2.8 | 4.9 | | | | | | | operation | VDD = 3.0 V | | 2.8 | 4.9 | | | | | | | fmx = 20 MHz, fmain = 20 MHz Note 4, | Normal | Square wave input | | 3.3 | 5.7 | mA | | | f <sub>MX</sub> = 20 MHz, f <sub>MAIN</sub> = 20 MHz Note 4, Normal | VDD = 5.0 V | operation | Resonator connection | | 3.5 | 5.8 | | | | | | Square wave input | | 3.3 | 5.7 | | | | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.5 | 5.8 | | | | | | $\begin{split} \text{fmx} &= 10 \text{ MHz, fmain} = 10 \text{ MHz } \text{Note 4}, \\ \text{Vdd} &= 5.0 \text{ V} \end{split}$ | Normal | Square wave input | | 2.0 | 3.4 | | | | | | | operation | Resonator connection | | 2.1 | 3.5 | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 4, | Normal | Square wave input | | 2.0 | 3.4 | | | | | | VDD = 3.0 V | operation | Resonator connection | | 2.1 | 3.5 | | | | | | fmx = 8 MHz, fmain = 32 MHz Note 5, | Normal | Square wave input | | 5.2 | 9.2 | mA | | | | | VDD = 5.0 V | operation | Resonator connection | | 5.3 | 9.3 | | | | | | fmx = 8 MHz, fmain = 32 MHz Note 5, | Normal | Square wave input | | 5.2 | 9.2 | | | | | | VDD = 3.0 V | operation | Resonator connection | | 5.3 | 9.3 | | | | | fmx = 8 MHz, fmain = 24 MHz Note 5, | Normal | Square wave input | | 5.1 | 9.1 | | | | | | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 5.2 | 9.2 | | | | | | fmx = 8 MHz, fmain = 24 MHz Note 5, | | Normal | Square wave input | | 5.1 | 9.1 | | | | | | VDD = 3.0 V | operation | Resonator connection | | 5.2 | 9.2 | | - Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the RTC, interval timer, watchdog timer, LVD circuit, AFE, I/O ports, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. The relationship between the operation voltage range and the CPU operating frequency is as below. $2.7~V \leq V_{DD} \leq 5.5~V~@$ 1 MHz to 32 MHz $2.4~V \leq V_{DD} \leq 5.5~V~@$ 1 MHz to 16 MHz - **Note 3.** When the high-speed system clock is stopped - Note 4. When the high-speed on-chip oscillator and the PLL are stopped - Note 5. When the high-speed on-chip oscillator is stopped and the PLL is operating - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency - Remark 3. fmain: Main system clock frequency - Remark 4. The temperature condition for the TYP. value is TA = 25°C #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/2) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------|------|------|-------|------| | Supply current | IDD2 | HALT mode | fhoco = 32 MHz, fmain = 32 MHz Note 4 | VDD = 5.0 V | | 0.54 | 3.67 | mA | | Note 1 | Note 2 | Note 3 | | VDD = 3.0 V | | 0.54 | 3.67 | | | | | | fhoco = 24 MHz, fmain = 24 MHz Note 4 | VDD = 5.0 V | | 0.44 | 2.85 | | | | | | | VDD = 3.0 V | | 0.44 | 2.85 | | | | | | fhoco = 16 MHz, fmain = 16 MHz Note 4 | VDD = 5.0 V | | 0.40 | 2.08 | | | | | | | VDD = 3.0 V | | 0.40 | 2.08 | | | | | | $f_{MX} = 20 \text{ MHz}, f_{MAIN} = 20 \text{ MHz}$ $^{Note 5}, V_{DD} = 5.0 \text{ V}$ | Square wave input | | 0.28 | 2.45 | mA | | | | Resonator connection | | 0.49 | 2.57 | | | | | | $f_{MX} = 20 \text{ MHz}, f_{MAIN} = 20 \text{ MHz}$ $^{Note 5}, V_{DD} = 3.0 \text{ V}$ | Square wave input | | 0.28 | 2.45 | | | | | | | | Resonator connection | | 0.49 | 2.57 | | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 5, VDD = 5.0 V | Square wave input | | 0.19 | 1.28 | | | | | | Resonator connection | | 0.30 | 1.36 | Ì | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 5, VDD = 3.0 V | Square wave input | | 0.19 | 1.28 | | | | | | | Resonator connection | | 0.30 | 1.36 | | | | | $f_{MX} = 8 \text{ MHz}, f_{MAIN} = 32 \text{ MHz}$ $^{Note 6}, V_{DD} = 5.0 \text{ V}$ | Square wave input | | 0.91 | 4.17 | mA | | | | | | | Resonator connection | | 1.01 | 4.27 | | | | | | fmx = 8 MHz, fmain = 32 MHz Note 6, VDD = 3.0 V | Square wave input | | 0.91 | 4.17 | | | | | | | Resonator connection | | 1.01 | 4.27 | | | | | | fmx = 8 MHz, fmain = 24 MHz Note 6, VDD = 5.0 V | Square wave input | | 0.76 | 3.27 | | | | | | | Resonator connection | | 0.86 | 3.37 | | | | | | $f_{MX} = 8 \text{ MHz}, f_{MAIN} = 24 \text{ MHz}$ Note 6, $V_{DD} = 3.0 \text{ V}$ | Square wave input | | 0.76 | 3.27 | | | | | | | Resonator connection | | 0.86 | 3.37 | | | | IDD3 | STOP mode | T <sub>A</sub> = -40°C | • | | 0.38 | 1.14 | μА | | | Note 7 | | T <sub>A</sub> = +25°C | | | 0.50 | 1.14 | | | | | | T <sub>A</sub> = +50°C | | | 0.66 | 4.52 | | | | | $T_A = +70^{\circ}C$ $T_A = +85^{\circ}C$ | | | 1.04 | 7.98 | | | | | | | | | 2.92 | 16.0 | | | | | | | TA = +105°C | | | 11.0 | 100.0 | | - Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the RTC, interval timer, watchdog timer, LVD circuit, AFE, I/O ports, and on-chip pull-up/pull-down resistors and the current flowing during writing to the data flash. - Note 2. During HALT instruction execution from flash memory - **Note 3.** The relationship between the operation voltage range and the CPU operating frequency is as below. $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V} \ @ 1 \text{ MHz}$ to 32 MHz - $2.4~V \leq V_{DD} \leq 5.5~V$ @ 1 MHz to 16 MHz - Note 4. When the high-speed system clock is stopped - Note 5. When the high-speed on-chip oscillator and the PLL are stopped - Note 6. When high-speed on-chip oscillator is stopped and the PLL is operating - **Note 7.** The MAX. value includes the leakage current in STOP mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency - Remark 3. fMAIN: Main system clock frequency - Remark 4. The temperature condition for the TYP. value is TA = 25°C, except the operation in STOP mode. #### • Peripheral functions #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditi | ions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------------------------------|------------------------------------------|----------------------------------------------|------|------|-------|------| | Low-speed on-chip oscillator operating current | I <sub>FIL</sub> Note 1 | | | | 0.20 | | μА | | RTC operating current | I <sub>RTC</sub> Notes 1, 2, 3 | fmx = 4 MHz, RTCCL = 00H (fmx | ×/122) | | 22 | | μΑ | | Interval timer operating current | <sub>IT</sub> Notes 1, 2, 4 | fmx = 4 MHz, RTCCL = 00H (fmx | x/122) | | 22 | | μА | | Watchdog timer operating current | I <sub>WDT</sub> Notes 1, 5, 6 | fı∟ = 15 kHz | | | 0.22 | | μА | | LVD operating current | I <sub>LVD</sub> Notes 1, 7 | | | | 0.08 | | μΑ | | Self-programming operating current | I <sub>FSP</sub> Notes 1, 8 | | | | 2.50 | 12.20 | mA | | BGO operating current | I <sub>BGO</sub> Notes 1, 9 | | | | 2.50 | 12.20 | mA | | SNOOZE operating | I <sub>SNOZ</sub> Note 1 | A/D converter operation <sup>Notes</sup> | The mode is performed | | 0.50 | 1.10 | mA | | current | | 10, | During A/D conversion,<br>AVDD = VDD = 3.0 V | | 1.20 | 2.04 | | | | | CSI/UART operation | | | 0.70 | 1.54 | | | | | DTC operation | | | 3.10 | | | - Note 1. Current flowing to VDD - Note 2. When the high-speed on-chip oscillator is stopped - Note 3. Current flowing only to the real-time clock (RTC). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock is operating in operation mode or HALT mode. - Note 4. Current flowing only to the interval timer. The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the interval timer is operating in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, also add IFIL. - Note 5. When the high-speed on-chip oscillator and high-speed system clock are stopped. - Note 6. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is operating. - Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is operating. - Note 8. Current flowing during self-programming - Note 9. Current flowing during writing to the data flash - **Note 10.** The current flowing into the AV<sub>DD</sub> is included. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fil: Low-speed on-chip oscillator clock frequency - **Remark 3.** The temperature condition for the TYP. value is $TA = 25^{\circ}C$ ## • AFE functions ## (Ta = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | 24-bit $\Delta\Sigma$ A/D converter operating current | IDSAD | Normal mode Notes 1, 2 Circuits that operate: ABGR, REGA, SBIAS, VREFAMP, PGA, 24-bit $\Delta\Sigma$ A/D converter, and digital filter Differential input mode OSR = 256 SBIAS lout = 0 mA | | 0.94 | 1.46 | mA | | | | Low power mode Notes 1, 2 Circuits that operate: ABGR, REGA, SBIAS, VREFAMP, PGA, 24-bit $\Delta\Sigma$ A/D converter, and digital filter Differential input mode OSR = 256 SBIAS lout = 0 mA | | 0.60 | 0.91 | mA | | 10-bit A/D converter operating current | ladc | During conversion at the highest speed Notes 1, 2<br>AV <sub>DD</sub> = 5.0 V | | 1.30 | 1.70 | mA | | Configurable amplifier operating current | Іамр | Normal mode Notes 1, 2 Circuits that operate: ABGR and configurable amplifier IL = 0 mA Per channel | | 0.13 | 0.24 | mA | | | | High-speed mode Notes 1, 2 Circuits that operate: ABGR and configurable amplifier IL = 0 mA Per channel | | 0.30 | 0.45 | mA | | 12-bit D/A converter operating current | Idac | When AV <sub>DD</sub> is selected as the reference voltage <sup>Notes 1, 2</sup> Circuits that operate: ABGR and internal reference voltage (VREFDA) | | 0.61 | 0.97 | mA | Note 1. Current flowing to AVDD Note 2. Current flowing only to the circuits that operate shown in the Conditions column. ## 2.4 AC Characteristics (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------------------------------------------------------|-----------------|--------------------------------------------------|--------------------------------------------------|-------------|------|------|------| | Instruction cycle | Tcy | Main system clock (fMAIN) operation | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.03125 | | 1 | μS | | (minimum instruction | | | $2.4 \text{ V} \leq \text{VDD} < 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | execution time) | | In the self-programming mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.03125 | | 1 | μS | | | | | $2.4 \text{ V} \le \text{VDD} < 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | External system clock | fEX | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | | 1.0 | | 20.0 | MHz | | frequency | | 2.4 V ≤ VDD < 2.7 V | | 1.0 | | 16.0 | MHz | | External system clock | texH, | 2.7 V ≤ VDD ≤ 5.5 V | | 24 | | | ns | | input high-level width, low-level width | texL | 2.4 V ≤ VDD < 2.7 V | | 30 | | | ns | | TI00 to TI03, TI10,<br>TI11 input high-level<br>width, low-level width | ttih, ttil | | | 1/fмск + 10 | | | ns | | Timer RJ input cycle | fc | TRJI00 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 100 | | | ns | | | | | $2.4 \text{ V} \le \text{VDD} < 2.7 \text{ V}$ | 300 | | | ns | | Timer RJ input high- | tтлн, | TRJI00 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 40 | | | ns | | level width, low-level width | t⊤JIL | | 2.4 V ≤ VDD < 2.7 V | 120 | | | ns | | Timer RG input high-<br>level width, low-level<br>width | tтgiн,<br>tтgil | TRGIOA, TRGIOB | | 2.5/fclk | | | ns | | TO00 to TO03, | fто | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 16 | MHz | | TO10, TO11, | | | $2.7~\text{V} \leq \text{Vdd} \leq 4.0~\text{V}$ | | | 8 | MHz | | TRJIO0, TRJO0, TRGIOA, TRGIOB output frequency | | | 2.4 V ≤ VDD < 2.7 V | | | 4 | MHz | | PCLBUZ0 output | fPCL | | 4.0 V ≤ VDD ≤ 5.5 V | | | 16 | MHz | | frequency | | | 2.7 V ≤ V <sub>DD</sub> ≤ 4.0 V | | | 8 | MHz | | | | | 2.4 V ≤ VDD < 2.7 V | | | 4 | MHz | | Interrupt input high-<br>level width, low-level<br>width | tinth,<br>tintl | INTP1 to INTP7 | 1 | 1 | | | μЅ | | RESET low-level width | tRSL | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)) Minimum Instruction Execution Time During Main System Clock Operation ## Tcy vs Vdd ## **AC Timing Test Points** ## External System Clock Timing ## TI/TO Timing ## Interrupt Request Input Timing ## RESET Input Timing ## 2.5 Peripheral Functions Characteristics **AC Timing Test Points** ## 2.5.1 Serial array unit #### (1) During communication at same potential (UART mode) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | Unit | | |----------------------|--------|---------------------------------------------------------------------------|---------------|---------|------| | | | | MIN. | MAX. | | | Transfer rate Note 1 | | | | fmck/12 | bps | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}$ Note 2 | | 2.6 | Mbps | - Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. - Note 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### **UART** mode connection diagram (during communication at same potential) #### UART mode bit width (during communication at same potential) (reference) **Remark 1.** q: UART number (q = 0, 1), g: PIM or POM number (g = 1) Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03)) # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | Conditions | | ` • . | HS (high-speed main) mode | | | |--------------------------------------------|--------|-------------------------------------------------------|--------------------------------|--------------|---------------------------|----|--| | | | | | MIN. | MAX. | | | | SCKp cycle time | tkcy1 | $t_{\text{KCY1}} \ge 4/f_{\text{CLK}}$ | $2.7~V \leq V_{DD} \leq 5.5~V$ | 250 | | ns | | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 500 | | ns | | | SCKp high-/low-level width | , | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | | tkcy1/2 - 24 | | ns | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | | tkcy1/2 - 36 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | tkcy1/2 - 76 | | ns | | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | 66 | | ns | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | | 66 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 113 | | ns | | | SIp hold time (from SCKp↑) Note 1 | tksi1 | | | 38 | | ns | | | Delay time from SCKp↓ to SOp output Note 2 | tkso1 | C = 30 pF Note | 3 | | 50 | ns | | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. C is the load capacitance of the SCKp and SOp output lines. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM number (g = 1) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) # (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | Cond | ditions | HS (high-speed | d main) mode | Unit | |-------------------------------------|------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tkcy2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | 20 MHz < fmck | 16/fмск | | ns | | | | | fмcк ≤ 20 MHz | 12/fмск | | ns | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 16 MHz < fмск | 16/fмск | | ns | | | | | fмcк ≤ 16 MHz | 12/fмск | | ns | | | | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | 12/fмск and<br>1000 | | ns | | SCKp high-/low-level width | tkH2, tkL2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | tkcy2/2 - 14 | | ns | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | | tkcy2/2 - 16 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | tkcy2/2 - 36 | | ns | | SIp setup time (to SCKp↑) Note 2 | tsik2 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | 1/fмск + 40 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1/fмск + 60 | | ns | | SIp hold time (from SCKp↑) Note 2 | tks12 | | | 1/fмск + 62 | | ns | | Delay time from SCKp↓ to SOp output | tkso2 | C = 30 pF Note 4 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | 2/fмск + 66 | ns | | Note 3 | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 2/fмск + 113 | ns | | SSI00 setup time | tssıĸ | DAPmn = 0 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 240 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 400 | | ns | | | | DAPmn = 1 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 240 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 400 | | ns | | SSI00 hold time | tkssi | DAPmn = 0 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 240 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 400 | | ns | | | | DAPmn = 1 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 240 | _ | ns | | | | | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | 400 | | ns | - **Note 1.** The maximum transfer rate in the SNOOZE mode is 1 Mbps. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from $SCKp\uparrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SOp output lines. n: Channel number (mn = 00, 01) - Caution Select the normal input buffer for the SIp and SCKp pins and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - Remark 1. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM number (g = 1) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, RENESAS ## CSI mode connection diagram (during communication at same potential) # CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00)) **Remark 1.** p: CSI number (p = 00, 01) Remark 2. m: Unit number, n: Channel number (mn = 00, 01) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark 1.** p: CSI number (p = 00, 01) Remark 2. m: Unit number, n: Channel number (mn = 00, 01) #### (4) During communication at same potential (simplified I<sup>2</sup>C mode) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | d main) mode | Unit | |-------------------------------|----------|-----------------------------------------------------------------------------------------------------------------|------------------------|--------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $\begin{aligned} 2.7 \ V &\leq V_{DD} \leq 5.5 \ V, \\ C_{b} &= 50 \ pF, \ R_{b} = 2.7 \ k\Omega \end{aligned}$ | | 400 Note 1 | kHz | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | | 100 Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1200 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 4600 | | ns | | Hold time when SCLr = "H" | tніgн | $\begin{aligned} 2.7 \ V &\leq V_{DD} \leq 5.5 \ V, \\ C_{b} &= 50 \ pF, \ R_{b} = 2.7 \ k\Omega \end{aligned}$ | 1200 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 4600 | | ns | | Data setup time (reception) | tsu: dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1/fмск + 220<br>Note 2 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 1/fмск + 580<br>Note 2 | | ns | | Data hold time (transmission) | thd: dat | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_b = 50 \text{ pF, } R_b = 2.7 \text{ k}\Omega$ | 0 | 770 | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 0 | 1420 | ns | Note 1. The value must also be equal to or less than fmck/4. Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh). (Remarks are listed on the next page.) **Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". ## Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) $\textbf{Remark 1.} \ \ R_b\left[\Omega\right] : Communication \ line \ (SDAr) \ pull-up \ resistance, \ C_b\left[F\right] : Communication \ line \ (SDAr, SCLr) \ load \ capacitance$ Remark 2. r: IIC number (r = 00, 01), g: PIM number (g = 1), h: POM number (h = 1) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0, 1), mn = 00, 01) ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/2) | Parameter | Symbol | | Conditions | ` ` | HS (high-speed main) mode | | |---------------|--------|-----------|-------------------------------------------------------------------------------------------------------|------|-----------------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | Reception | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} \frac{Note 2}{}$ | | 2.6 | Mbps | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $f_{\text{MCK}} = f_{\text{CLK}} ^{\text{Note} 2}$ | | 2.6 | Mbps | | | | | $2.4~V \le V_{DD} < 3.3~V,~1.6~V \le V_{b} \le 2.0~V$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $f_{\text{MCK}} = f_{\text{CLK}} \text{Note} 2$ | | 2.6 | Mbps | - Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. - Note 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are: 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remark 1. Vb [V]: Communication line voltage - **Remark 2.** q: UART number (q = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01) ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/2) | Parameter | Symbol | | Conditions | , • | peed main)<br>ode | Unit | |---------------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | Transmission | $4.0~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V},~2.7~\textrm{V} \leq \textrm{V}_\textrm{b} \leq 4.0~\textrm{V}$ | | Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ | | 2.6 Note 2 | Mbps | | | | | $ 2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, $ $ 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V} $ | | Note 3 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ | | 1.2 Note 4 | Mbps | | | | | $ 2.4 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} $ | | Note 5 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 \text{ V}$ | | 0.43 Note 6 | Mbps | Note 1. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ VDD $\leq$ 5.5 V and 2.7 V $\leq$ Vb $\leq$ 4.0 V $$\begin{aligned} \text{Maximum transfer rate} &= \frac{1}{\left\{-\text{Cb} \times \text{Rb} \times \text{In } (1 - \frac{2.2}{\text{Vb}} \ )\right\} \times 3} & \text{[bps]} \\ & \frac{1}{\text{Transfer rate} \times 2} - \left\{-\text{Cb} \times \text{Rb} \times \text{In } (1 - \frac{2.2}{\text{Vb}} \ )\right\} \\ & \frac{1}{\text{Transfer rate}} \times 100 \ [\%] \end{aligned}$$ Baud rate error (theoretical value) = $$\frac{1}{\left(\frac{1}{\text{Transfer rate}} \ \right) \times \text{Number of transferred bits}}$$ Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. **Note 3.** The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ VDD < 4.0 V and 2.3 V $\leq$ Vb $\leq$ 2.7 V Note 4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides. <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides. Note 5. The smaller maximum transfer rate derived by using fMCk/12 or the following expression is the valid maximum transfer rate Expression for calculating the transfer rate when 2.4 V $\leq$ VDD < 3.3 V and 1.6 V $\leq$ Vb $\leq$ 2.0 V $$\frac{1}{\text{{-Cb}} \times \text{{Rb}} \times \text{{In }} (1 - \frac{1.5}{\text{{Vb}}})) \times 3} \text{ [bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \text{In } (1 - \frac{1.5}{V_b})\} }{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits} }$$ - **Note 6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 5** above to calculate the maximum transfer rate under conditions of the customer. - Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides. ## **UART** mode connection diagram (during communication at different potential) ## UART mode bit width (during communication at different potential) (reference) - **Remark 1.** Rb $[\Omega]$ : Communication line (TxDq) pull-up resistance, - Cb [F]: Communication line (TxDq) load capacitance, Vb [V]: Communication line voltage - **Remark 2.** q: UART number (q = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/3) | Parameter | Symbol | | Conditions | HS (high-speed | l main) mode | Unit | |---------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | <b>t</b> ксу1 | tkcy1 ≥ 4/fclk | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 600 | | ns | | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, $ $ 2.3 \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}, $ $ C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega $ | ns | | | | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 2300 | | ns | | SCKp high-level width tkH1 | | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | | tксу1/2 - 150 | | ns | | | | $\begin{split} 2.7 & \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} & = 30 \text{ pF, } R_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ | | tксү1/2 - 340 | | ns | | | | $ \begin{aligned} &2.4 \; \text{V} \leq \text{V}_{\text{DD}} < 3.3 \; \text{V}, \\ &1.6 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.0 \; \text{V}, \\ &C_{\text{b}} = 30 \; \text{pF}, \; R_{\text{b}} = 5.5 \; \text{k}\Omega \end{aligned} $ | | tксү1/2 - 916 | | ns | | SCKp low-level width t <sub>KL1</sub> | | $\begin{aligned} 4.0 & \ V \le V_{DD} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | | tксү1/2 - 24 | | ns | | | | $ \begin{aligned} &2.7 \; \text{V} \leq \text{V}_{\text{DD}} < 4.0 \; \text{V}, \\ &2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ &C_{\text{b}} = 30 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $ | | tксү1/2 - 36 | | ns | | | | $2.4 \ V \le V_{DD} < \\ 1.6 \ V \le V_b \le 2 \\ C_b = 30 \ pF, \ R_b$ | .0 V, | tксү1/2 - 100 | | ns | Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed two pages after the next page.) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/3) | Parameter | Symbol | Conditions | HS (high-spee | ed main) mode | Unit | |--------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------| | | | | MIN. | MAX. | | | SIp setup time (to SCKp↑) Note | tsıkı | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | 162 | | ns | | | | $2.7 \ V \leq V_{DD} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$ $C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega$ | 354 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 958 | | ns | | SIp hold time (from SCKp↑) <sup>Note</sup> | tksi1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 38 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b = 30 & \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 38 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 38 | | ns | | Delay time from SCKp↓ to SOp output Note | tkso1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | | 200 | ns | | | | $2.7 \ V \leq V_{DD} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$ $C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega$ | | 390 | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | | 966 | ns | Note When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (3/3) | Parameter | Symbol | Conditions | HS (high-spee | ed main) mode | Unit | |------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------| | | | | MIN. | MAX. | | | SIp setup time (to SCKp↓) Note | tsıĸı | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 88 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 \ V & \leq V_{DD} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 88 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 220 | | ns | | SIp hold time (from SCKp↓) Note | tksi1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 38 | | ns | | | | $2.7 \ V \leq V_{DD} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$ $C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega$ | 38 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 38 | | ns | | Delay time from SCKp↑ to SOp output Note | tkso1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | | 50 | ns | | | | $ \begin{aligned} &2.7 \; \text{V} \leq \text{V}_{\text{DD}} < 4.0 \; \text{V}, \\ &2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ &C_{\text{b}} = 30 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $ | | 50 | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | | 50 | ns | Note When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) ## CSI mode connection diagram (during communication at different potential - Remark 1. Rb [ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, Cb [F]: Communication line (SCKp, SOp) load capacitance, Vb [V]: Communication line voltage - Remark 2. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) # (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Co | nditions | HS (high-spec | ed main) mode | Unit | |--------------------------------------|------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------|---------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tKCY2 | $4.0 \text{ V} \leq V_{DD} \leq 5.5 \text{ V},$ | 24 MHz < fmck | 28/ <b>f</b> мск | | ns | | | | $2.7~V \leq V_b \leq 4.0~V$ | 20 MHz < fмcк ≤ 24 MHz | 24/fмск | | ns | | | | | 8 MHz < fмск ≤ 20 MHz | 20/fмск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/ <b>f</b> мск | | ns | | | | | fмcк ≤ 4 MHz | 12/ <b>f</b> мск | | ns | | | | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} < 4.0~\textrm{V},$ | 24 MHz < fмcк | 40/ <b>f</b> мск | | ns | | | | $2.3~V \leq V_b \leq 2.7~V$ | 20 MHz < fмcк ≤ 24 MHz | 32/fмск | | ns | | | | | 16 MHz < fмск ≤ 20 MHz | 28/ <b>f</b> мск | | ns | | | | | 8 MHz < fмск ≤ 16 MHz | 24/fмск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/ <b>f</b> мск | | ns | | | | | fмcк ≤ 4 MHz | 12/fмск | | ns | | | | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} < 3.3~\textrm{V},$ | 24 MHz < fмcк | 96/fмск | | ns | | | | $1.6~V \leq V_b \leq 2.0~V$ | 20 MHz < fмcк ≤ 24 MHz | 72/ <b>f</b> мск | | ns | | | | | 16 MHz < fмск ≤ 20 MHz | 64/ <b>f</b> мск | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | <b>52/f</b> мск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 32/fмск | | ns | | | | | fмcк ≤ 4 MHz | 20/fмск | | ns | | SCKp high-/low-level | tkH2, tkL2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2$ | 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V | tkcy2/2 - 24 | | ns | | width | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, 2$ | $2.3~V \leq V_b \leq 2.7~V$ | tkcy2/2 - 36 | | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}, 1$ | $1.6~V \leq V_b \leq 2.0~V$ | tkcy2/2 - 100 | | ns | | SIp setup time | tsik2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2$ | $2.7~\text{V} \leq \text{V}_\text{b} \leq 4.0~\text{V}$ | 1/fмск + 40 | | ns | | (to SCKp↑) Note 2 | | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V}, 2$ | $2.3~V \leq V_b \leq 2.7~V$ | 1/fмск + 40 | | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}, 1$ | $1.6~V \leq V_b \leq 2.0~V$ | 1/fмск + 60 | | ns | | SIp hold time<br>(from SCKp↑) Note 2 | tksi2 | | | 1/fмск + 62 | | ns | | Delay time from SCKp↓ to SOp output | tkso2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2$<br>$C_b = 30 \text{ pF}, R_b = 1.4 \text{ I}$ | | | 2/fмск + 240 | ns | | Note 3 | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, 2$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ I}$ | | | 2/fмск + 428 | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}, 1$<br>$C_b = 30 \text{ pF}, R_b = 5.5 \text{ N}$ | · | | 2/fмск + 1146 | ns | (Notes, Cautions, and Remarks are listed on the next page.) - Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp and SCKp pins, and the N-ch open drain output (VDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. #### CSI mode connection diagram (during communication at different potential) - **Remark 1.** Rb [ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb [F]: Communication line (SOp) load capacitance, Vb [V]: Communication line voltage - Remark 2. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) - Remark 4. Communication at different potential cannot be performed during clocked serial communication with the slave select function. # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) **Remark 2.** Communication at different potential cannot be performed during clocked serial communication with the slave select function. # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/2) | Parameter | Symbol | Conditions | HS (high-spe | eed main) mode | Unit | |---------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega $ | | 400 Note 1 | kHz | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ $C_{b} = 50 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$ | | 400 Note 1 | kHz | | | | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.8 \text{ k}\Omega$ | | 100 Note 1 | kHz | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 100 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | | 100 Note 1 | kHz | | | | $\label{eq:controller} \begin{split} 2.4 \ V &\leq V_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | | 100 Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$ | 1200 | | ns | | | | $\label{eq:section} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 1200 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq V_{DD} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 4600 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 \ V & \leq V_{DD} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 4600 | | ns | | | | $2.4 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}, \\ C_{b} = 100 \text{ pF, } R_{b} = 5.5 \text{ k}\Omega$ | 4600 | | ns | | Hold time when SCLr = "H" | tніgн | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 620 | | ns | | | | $\label{eq:section} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 500 | | ns | | | | $ \begin{aligned} &4.0 \; \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &C_{\text{b}} = 100 \; \text{pF}, \; R_{\text{b}} = 2.8 \; \text{k}\Omega \end{aligned} $ | 2700 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 2400 | | ns | | | | $2.4 \; V \leq V_{DD} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega$ | 1830 | | ns | #### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/2) | Parameter | Symbol | Conditions | HS (high-speed m | 6 (high-speed main) mode | | |-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------|----| | | | | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $\begin{aligned} 4.0 & \ V \le V_{DD} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 1/f <sub>MCK</sub> + 340 Note 2 | | ns | | | | $\label{eq:section} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_{b} \le 2.7 \ V, \\ C_{b} = 50 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$ | 1/f <sub>MCK</sub> + 340 Note 2 | | ns | | | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 100 \text{ pF}, R_b = 2.8 \text{ k}\Omega $ | 1/f <sub>MCK</sub> + 760 Note 2 | | ns | | | | | $\label{eq:controller} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 1/f <sub>MCK</sub> + 760 Note 2 | | ns | | | | $\label{eq:controller} \begin{split} 2.4 & \ V \le V_{DD} < 3.3 \ V, \\ 1.6 & \ V \le V_b \le 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 1/fmck + 570 Note 2 | | ns | | Data hold time (transmission) | thd:dat | $ \begin{aligned} &4.0 \; \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &C_{\text{b}} = 50 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $ | 0 | 770 | ns | | | | $\label{eq:section} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b = 50 & \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 0 | 770 | ns | | | | $ \begin{aligned} &4.0 \; \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &C_{\text{b}} = 100 \; \text{pF}, \; R_{\text{b}} = 2.8 \; \text{k}\Omega \end{aligned} $ | 0 | 1420 | ns | | | | $\label{eq:controller} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 0 | 1420 | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$ | 0 | 1215 | ns | **Note 1.** The value must also be equal to or less than fmck/4. Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) **Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". ## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) Remark 1. Rb [ $\Omega$ ]: Communication line (SDAr, SCLr) pull-up resistance, Cb [F]: Communication line (SDAr, SCLr) load capacitance, Vb [V]: Communication line voltage **Remark 2.** r: IIC number (r = 00, 01), g: PIM, POM number (g = 1) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0), mn = 00, 01) # 2.6 Analog Characteristics # 2.6.1 Programmable gain instrumentation amplifier and 24-bit $\Delta\Sigma$ A/D converter #### (1) Analog input in differential input mode (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------|--------|-------------------------------------------|-------------------------|------------------|-------------------------|------| | Full-scale differential input voltage range | VID | VID = (PGAxP - PGAxN) (x = 0 to 3) | | ± 800<br>/Gtotal | | mV | | Input voltage range | Vı | Each of PGAxP and PGAxN pins (x = 0 to 3) | 0.2 | | 1.8 | V | | Common mode input voltage | Vсом | dofr = 0 mV | 0.2+( VID X<br>GSET1)/2 | | 1.8-( VID X<br>GSET1)/2 | V | | Input bias current | lin | VI = 1.0 V | | | ±50 | nA | | Input offset current | INOFR | VI = 1.0 V | | | ±20 | nA | #### (2) Analog input in single-ended input mode (Ta = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------|--------|------------------------------|------|------|------|------| | Input voltage range | Vı | Each of PGAxP and PGAxN pins | 0.2 | | 1.8 | V | | | | (x = 0 to 3) | | | | | | | | GSET1 = 1, GSET2 = 1 | | | | | | Input bias current | lin | VI = 1.0 V | | | ±50 | nA | ### (3) Programmable gain instrumentation amplifier and 24-bit $\Delta\Sigma$ A/D converter (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used, in differential input mode) (1/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|---------------------------------|------------|---------------|------------|------| | Resolution | RES | | | | 24 | bit | | Sampling frequency | fs1 | Normal mode | | 1 | | MHz | | | fs2 | Low power mode | | 0.125 | | MHz | | Output data rate | fDATA1 | Normal mode | 0.48828 | | 15.625 | ksps | | | fDATA2 | Low power mode | 61.03615 | | 1953.125 | sps | | Gain setting range | GTOTAL | GTOTAL = GSET1 × GSET2 | 1 | | 64 | V/V | | 1st gain setting range | GSET1 | In differential input mode only | | 1, 2, 3, 4, 8 | | V/V | | 2nd gain setting range | GSET2 | In differential input mode only | | 1, 2, 4, 8 | | V/V | | Offset adjustment bit range | dоffв | | | 5 | | bit | | Offset adjustment range | dofr | Referred to input | -164/GSET1 | | +164/GSET1 | mV | | Offset adjustment steps | dors | Referred to input | | 11/GSET1 | | mV | (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used, in differential input mode) (2/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------|--------|----------------------------------------------------------------------------------|------|---------|---------|--------| | Gain error | EG | TA = 25°C<br>GSET1 = 1, GSET2 = 1<br>Excluding SBIAS error | | ±0.2 | ±2.7 | % | | | | TA = 25°C<br>GSET1 = 8, GSET2 = 4<br>Excluding SBIAS error | | ±0.1 | | % | | Gain drift <sup>Note</sup> | dEG | GSET1 = 1, GSET2 = 1<br>Excluding SBIAS drift | | (5.6) | (22.0) | ppm/°C | | | | GSET1 = 8, GSET2 = 4<br>Excluding SBIAS drift | | (9.1) | | ppm/°C | | Offset error | Eos | TA = 25°C<br>GSET1 = 1, GSET2 = 1<br>Referred to input | | ±0.32 | ±2.90 | mV | | | | TA = 25°C<br>GSET1 = 8, GSET2 = 4<br>Referred to input | | ±0.03 | | mV | | Offset drift Note | dEos | GSET1 = 1, GSET2 = 1<br>Referred to input | | (±0.02) | (±6.00) | μV/°C | | | | GSET1 = 8, GSET2 = 4<br>Referred to input | | (±0.02) | | μV/°C | | SND ratio | SNDR | GSET1 = 1, GSET2 = 1, fIN = 50 Hz<br>Normal mode, pin = -1 dBFS | (82) | (85) | | dB | | | | GSET1 = 8, GSET2 = 4, fIN = 50 Hz<br>Normal mode, pin = -1 dBFS | (73) | (80) | | dB | | Noise | Vn | GSET1 = 1, GSET2 = 1, OSR = 2048 | | (13) | | μVRms | | | | GSET1 = 8, GSET2 = 4, OSR = 2048 | | (0.6) | | μVRms | | Integral non-linearity error | INL | GSET1 = 1, GSET2 = 1, OSR = 2048 | | (±10) | | ppmFS | | Common mode rejection ratio | CMRR | VCOM = 1.0±0.8 V, fin = 50 Hz<br>GSET1 = 1, GSET2 = 1<br>Differential input mode | (72) | (90) | | dB | | Power supply rejection ratio | PSRR | AVDD = 2.7 to 5.5 V<br>GSET1 = 1, GSET2 = 1<br>Differential input mode | | (85) | | dB | | $\Delta\Sigma$ A/D converter input clock frequency | fADC | | 3.8 | 4 | 4.2 | MHz | **Note** Calculate the gain drift and offset drift by using the following expression (for 105°C products): For gain drift: (MAX(Eg(T(-40) to T(105))) - MIN(Eg(T(-40) to T(105)))) / (105°C -(-40°C)) For offset drift: (MAX(Eos(T(-40) to T(105))) - MIN(Eos(T(-40) to T(105)))) / (105°C -(-40°C)) MAX(EG(T(-40) to T(105))): The maximum value of gain error when the temperature range is -40°C to 105°C MIN(EG(T(-40) to T(105))): The minimum value of gain error when the temperature range is -40°C to 105°C MAX(Eos(T(-40) to T(105))): The maximum value of offset error when the temperature range is -40°C to 105°C MIN(Eos(T(-40) to T(105))): The minimum value of offset error when the temperature range is -40°C to 105°C **Remark** In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. # 2.6.2 Sensor power supply (SBIAS) (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V, Cout = 0.22 $\mu\text{F},$ Vout = 1.0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|--------|------------------------------------------------------------|------|------|------|------| | Output voltage range | Vouт | | 0.5 | | 2.2 | V | | Output voltage setting steps | VSTEP | | | 0.1 | | V | | Output voltage precision | VA | IOUT = 1 mA | (-3) | | (+3) | % | | Maximum output current | Іоит | | 5 | | | mA | | Short circuit current | ISHORT | Vout = 0 V | | 40 | 65 | mA | | Load regulation | LR | 1 mA ≤ lout ≤ 5 mA | | | (15) | mV | | Power supply rejection ratio | PSRR | AVDD = 5.0 V + 0.1 Vpp ripple<br>f = 100 Hz, Iout = 2.5 mA | (45) | (50) | | dB | **Remark** In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. # 2.6.3 Temperature sensor (Ta = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|--------|------------|------|-------|------|-------| | Temperature coefficient for sensor | TCsns | | | (756) | | μV/°C | | Sensor output voltage | Vтемр | TA = 25°C | | 226.4 | | mV | **Remark** In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. #### 2.6.4 A/D converter characteristics (1) When positive reference voltage (+) = AVDD (ADREFP1 = 0, ADREFP0 = 0), negative reference voltage (-) = AVSS (ADREFM = 0), pins subject to A/D conversion: ANI0 to ANI9 and SBIAS (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V, positive reference voltage (+) = AVDD, negative reference voltage (-) = AVss) | Parameter | Symbol | Conditions | 3 | MIN. | TYP. | MAX. | Unit | |-------------------------------------|--------|---------------------|---------------------------------------------------------------|--------|------|------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | $4.0 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | | 1.2 | ±6.5 | LSB | | | | ANI0 to ANI9, SBIAS | $2.7 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $4.0~V \leq AV_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | | $2.7 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | 3.1875 | | 39 | μS | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution | $4.0~V \leq AV_{DD} \leq 5.5~V$ | | | ±0.50 | %FSR | | | | ANI0 to ANI9, SBIAS | $2.7~V \le AV_{DD} \le 5.5~V$ | | | ±0.60 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution | $4.0~V \leq AV_{DD} \leq 5.5~V$ | | | ±0.50 | %FSR | | | | ANI0 to ANI9, SBIAS | $2.7~V \le AV_{DD} \le 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution | $4.0~V \leq AV_{DD} \leq 5.5~V$ | | | ±3.5 | LSB | | | | ANI0 to ANI9, SBIAS | $2.7~V \le AV_{DD} \le 5.5~V$ | | | ±4.0 | LSB | | Differential linearity error Note 1 | DLE | 10-bit resolution | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI0 to ANI9 | | AVss | | AV <sub>DD</sub> | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. Caution The number of pins depends on the product. For details, see a list of pin functions. (2) When positive reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), negative reference voltage (-) = AVss (ADREFM = 0), pins subject to A/D conversion: ANI0 to ANI9 and SBIAS (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, positive reference voltage (+) = VBGR, negative reference voltage (-) = AVSS) | Parameter | Symbol | Condi | tions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------|------|------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.7 \text{ V} \le \text{AV}_{\text{DD}} \le 5.5 \text{ V}$ | 17 | | 39 | μS | | Zero-scale error Notes 1, 2 | Ezs | 8-bit resolution | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 8-bit resolution | $2.7~V \leq AV_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Differential linearity error<br>Note 1 | DLE | 8-bit resolution | $2.7 \text{ V} \le \text{AV}_{\text{DD}} \le 5.5 \text{ V}$ | | | ±1.0 | LSB | | Internal reference voltage (+) | V <sub>BGR</sub> | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | V <sub>BGR</sub> Note 3 | | V | | | Analog input voltage | Vain | ANI0 to ANI9 | | 0 | | V <sub>BGR</sub> | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. Note 3. See the Internal reference voltage characteristics. ## 2.6.5 12-bit D/A converter #### (1) When positive reference voltage (+) = AVDD (DACVRF = 0) (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V, positive reference voltage (+) = AVDD) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|--------|---------------------------------------------------------------------|------|------|------------------------|------| | Resolution | DARES | | | | (12) | bit | | Output voltage range | DAOUT | 12-bit resolution | 0.35 | | AV <sub>DD</sub> -0.47 | V | | Integral non-linearity error | DAILE | 12-bit resolution | | | ±4.0 | LSB | | Differential non-linearity error | DADLE | 12-bit resolution | | | ±1.0 | LSB | | Offset error | DAErr | 12-bit resolution | | | ±30 | mV | | Gain error | DAEG | 12-bit resolution | | | ±20 | mV | | Settling time | DAtset | 12-bit resolution, $CL = 50 \text{ pF}$ , $RL = 10 \text{ k}\Omega$ | | | (60) | μs | Remark 1. In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. Remark 2. The 12-bit D/A converter characteristics are the values obtained with the configurable amplifier connected. ## (2) When positive reference voltage (+) = internal reference voltage (DACVRF = 1) #### (TA = -40 to +105°C, 2.7 V ≤ AVDD = VDD ≤ 5.5 V, AVSS = VSS = 0 V, positive reference voltage (+) = VREFDA) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|--------|--------------------------------------------------------------------|------|------|--------|------| | Resolution | DARES | | | | (8) | bit | | Internal reference voltage | VREFDA | 8-bit resolution | 1.34 | 1.45 | 1.54 | V | | Output voltage range | DAOUT | 8-bit resolution | 0.35 | | VREFDA | V | | Integral non-linearity error | DAILE | 8-bit resolution | | | ±1.0 | LSB | | Differential non-linearity | DADLE | 8-bit resolution | | | ±1.0 | LSB | | error | | | | | | | | Offset error | DAErr | 8-bit resolution | | | ±30 | mV | | Gain error | DAEG | 8-bit resolution | | | ±20 | mV | | Settling time | DAtset | 8-bit resolution, $CL = 50 \text{ pF}$ , $RL = 10 \text{ k}\Omega$ | | | (60) | μs | Remark 1. In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. Remark 2. The 12-bit D/A converter characteristics are the values obtained with the configurable amplifier connected. Remark 3. Offset error and gain error do not include error in the internal reference voltage. # 2.6.6 Configurable amplifier (TA = -40 to +105°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, VCOM = 1/2 AVDD, internally connected voltage follower) AMP0 configuration SW setting: Positive (+) pin = ANX1, negative (-) pin = ANX0 AMP1 configuration SW setting: Positive (+) pin = ANX3, negative (-) pin = ANX2 AMP2 configuration SW setting: Positive (+) pin = ANX5, negative (-) pin = ANX4 | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------|--------| | Input voltage | Vin | | AVss | | AVDD | V | | Output voltage | VoL | IL= -1 mA, AVDD = 2.7 to 5.5 V | | AVss<br>+0.02 | AVss<br>+0.07 | V | | | Vон | IL= 1 mA, AV <sub>DD</sub> = 2.7 to 5.5 V | AV <sub>DD</sub><br>-0.15 | AV <sub>DD</sub><br>-0.02 | | V | | Maximum output current | Іоит | $4.5 \text{ V} \leq \text{AVdd} \leq 5.5 \text{ V}$ | ±10 | | | mA | | | | 2.7 V ≤ AVDD ≤ 5.5 V | ±5 | | | mA | | Input-referred offset voltage | Voff | TA = 25°C without trimming IL = 0 mA, VCOM = 1.0 V | | ±1 | ±4 | mV | | | | TA = 25°C with trimming<br>IL = 0 mA, VCOM = 1.0 V | | | ±0.35 | mV | | Temperature coefficient for inputreferred offset voltage | Vотс | IL = 0 mA | | (±2) | (±8) | μV/°C | | Slew rate | SR1 | Normal mode $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega$ | | (0.1) | | V/µs | | | SR2 | High-speed mode $CL = 50$ pF, $RL = 10$ kΩ | | (8.0) | | V/µs | | Gain bandwidth | GBW1 | Normal mode $CL = 50 \text{ pF}, RL = 10 \text{ k}\Omega$ | | (350) | | kHz | | G | GBW2 | High-speed mode $CL = 50$ pF, $RL = 10$ kΩ | | (1.8) | | MHz | | Phase margin | θМ1 | Normal mode $CL = 50 \text{ pF}, RL = 10 \text{ k}\Omega$ | | (70) | | deg | | | θМ2 | High-speed mode $C_L = 50$ pF, $R_L = 10$ kΩ | | (60) | | deg | | Settling time | tset1 | Normal mode $CL = 50 \text{ pF}, RL = 10 \text{ k}\Omega$ | | (20) | | μs | | | tset2 | High-speed mode $CL = 50$ pF, $RL = 10$ kΩ | | (10) | | μs | | Peak-to-peak voltage noise | Enb | 0.1 to 10 Hz<br>Normal mode<br>$CL = 50$ pF, $RL = 10$ k $\Omega$ | | (2.0) | | μVrms | | Input-referred noise | En | $\label{eq:f_def} \begin{split} f &= 1 \text{ kHz}, \\ \text{Normal mode} \\ \text{CL} &= 50 \text{ pF}, \text{ RL} = 10 \text{ k}\Omega \end{split}$ | | (70) | | nV/√Hz | | Common mode rejection ratio | CMRR | $f = 1 \text{ kHz}$ , $CL = 50 \text{ pF}$ , $RL = 10 \text{ k}\Omega$ | | (70) | | dB | | Power supply rejection ratio | PSRR | $2.7 \text{ V} \leq \text{AVdd} \leq 5.5 \text{ V}$ $f = 1 \text{ kHz}, \text{ CL} = 50 \text{ pF}, \text{ RL} = 10 \text{ k}\Omega$ | | (62) | | dB | (Remarks are listed on the next page.) - Remark 1. In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. - **Remark 2.** The TYP. conditions are the conditions when $TA = 25^{\circ}C$ and AVDD = 5.0 V. - Remark 3. Unless otherwise specified, offset trimming has proceeded. - Remark 4. Unless otherwise specified, values are for operation in normal mode. ## 2.6.7 POR characteristics #### $(TA = -40 \text{ to } +105^{\circ}C, Vss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|-----------------------------------------|------|------|------|------| | Power on/down reset threshold | VPOR | Voltage threshold on VDD rising | 1.48 | 1.56 | 1.62 | V | | | VPDR | Voltage threshold on VDD falling Note 1 | 1.47 | 1.55 | 1.61 | V | | Minimum pulse width Note 2 | Tpw | | 300 | | | μS | - **Note 1.** However, when the operating voltage falls while the LVD is off, enter STOP mode, or enable the reset status using the external reset pin before the voltage falls below the operating voltage range shown in 2.4 AC Characteristics. - Note 2. Minimum time required for a POR reset when VDD exceeds below VPDR. This is also the minimum time required for a POR reset from when VDD exceeds below 0.7 V to when VDD exceeds VPOR while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). ## 2.6.8 LVD characteristics # (1) LVD detection voltage in reset mode and interrupt mode (TA = -40 to +105°C, VPDR $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Pa | rameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------|----------------------|--------|--------------|------|------|------|------| | Voltage detection | Supply voltage level | VLVD0 | Rising edge | 4.62 | 4.74 | 4.84 | V | | threshold | | | Falling edge | 4.52 | 4.64 | 4.74 | V | | | | VLVD1 | Rising edge | 4.50 | 4.62 | 4.72 | V | | | | | Falling edge | 4.40 | 4.52 | 4.62 | V | | | | VLVD2 | Rising edge | 4.30 | 4.42 | 4.51 | V | | | | | Falling edge | 4.21 | 4.32 | 4.41 | V | | | | VLVD3 | Rising edge | 3.13 | 3.22 | 3.29 | V | | | | | Falling edge | 3.07 | 3.15 | 3.22 | V | | | | VLVD4 | Rising edge | 2.95 | 3.02 | 3.09 | V | | | | | Falling edge | 2.89 | 2.96 | 3.02 | V | | | | VLVD5 | Rising edge | 2.74 | 2.81 | 2.87 | V | | | | | Falling edge | 2.68 | 2.75 | 2.81 | V | | | | VLVD6 | Rising edge | 2.55 | 2.61 | 2.67 | V | | | | | Falling edge | 2.49 | 2.55 | 2.61 | V | | Minimum pulse wid | dth | tLW | | 300 | | | μS | | Detection delay tim | ne | | | | | 300 | μS | ## (2) LVD detection voltage in interrupt & reset mode (Ta = -40 to +105°C, VPDR $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | | Condi | tions | MIN. | TYP. | MAX. | Unit | |-------------------|--------|--------|-----------------------------------------------|------------------------------|------|------|------|------| | Voltage detection | VLVDD6 | VPOC2, | VPOC1, VPOC0 = 0, 0, 0, fall | ing reset voltage | 2.49 | 2.55 | 2.61 | V | | threshold | VLVDD4 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.95 | 3.02 | 3.09 | V | | | | | | Falling interrupt voltage | 2.89 | 2.96 | 3.02 | V | | | VLVDD3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.13 | 3.22 | 3.29 | V | | | | | | Falling interrupt voltage | 3.07 | 3.15 | 3.22 | V | | | VLVDD5 | VPOC2, | VPOC1, VPOC0 = 0, 0, 1, falling reset voltage | | 2.68 | 2.75 | 2.81 | V | | | VLVDD2 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 4.30 | 4.42 | 4.51 | V | | | | | | Falling interrupt voltage | 4.21 | 4.32 | 4.41 | V | | | VLVDD5 | VPOC2, | VPOC1, VPOC0 = 0, 1, 0, fall | ing reset voltage | 2.68 | 2.75 | 2.81 | V | | | VLVDD1 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 4.50 | 4.62 | 4.72 | V | | | | | | Falling interrupt voltage | 4.40 | 4.52 | 4.62 | V | | | VLVDD5 | VPOC2, | VPOC1, VPOC0 = 0, 1, 1, fall | ing reset voltage | 2.68 | 2.75 | 2.81 | V | | | VLVDD3 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 3.13 | 3.22 | 3.29 | V | | | | | | Falling interrupt voltage | 3.07 | 3.15 | 3.22 | V | | | VLVDD0 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 4.62 | 4.74 | 4.84 | V | | | | | | Falling interrupt voltage | 4.52 | 4.64 | 4.74 | V | <R> <R> <R> <R> # 2.6.9 Power supply voltage rising slope characteristics #### $(TA = -40 \text{ to } +105^{\circ}C, Vss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | SVDD | | | | 50 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 2.4 AC Characteristics. #### 2.7 RAM Data Retention Characteristics #### $(TA = -40 \text{ to } +105^{\circ}C, Vss = 0 \text{ V}))$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|-----------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.47 Notes 1, 2 | | 5.5 | V | **Note 1.** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected. Note 2. Enter STOP mode before the supply voltage falls below the recommended operating voltage. ## 2.8 Flash Memory Programming Characteristics ## (Ta = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|----------------------------------------|---------|-----------|------|-------| | System clock frequency | fclk | $2.4~V \leq V_{DD} \leq 5.5~V$ | 1 | | 32 | MHz | | Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr | Retained for 20 years TA = 85°CNote 4 | 1,000 | | | Times | | Number of data flash rewrites<br>Notes 1, 2, 3 | | Retained for 1 year TA = 25°CNote 4 | | 1,000,000 | | | | | | Retained for 5 years TA = 85°CNote 4 | 100,000 | | | | | | | Retained for 20 years TA = 85°CNote 4 | 10,000 | | | | Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. Note 2. When using flash memory programmer and Renesas Electronics self-programming library **Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. Note 4. This temperature is the average value at which data are retained. # 2.9 Dedicated Flash Memory Programmer Communication (UART) #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | # 2.10 Timing for Switching Flash Memory Programming Modes #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------| | How long from when an external reset ends until the initial communication settings are specified | tsuinit | POR and LVD reset must end before the external reset ends. | | | 100 | ms | | How long from when the TOOL0 pin is placed at the low level until an external reset ends | tsu | POR and LVD reset must end before the external reset ends. | 10 | | | μS | | How long the TOOL0 pin must be kept at the low level after an external reset ends (excluding the processing time of the firmware to control the flash memory) | tHD | POR and LVD reset must end before the external reset ends. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset ends (POR and LVD reset must end before the external reset ends). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end. tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends thd: How long to keep the TOOL0 pin at the low level from when the external resets end (excluding the processing time of the firmware to control the flash memory) # 3. ELECTRICAL SPECIFICATIONS (M: TA = -40 to +125°C) This chapter describes the electrical specifications for the products "M: Industrial applications (TA = -40 to +125°C)". - Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - Caution 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Alternate functions other than AFE in the RL78/I1E User's Manual. - Caution 3. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +125°C. Derating is the systematic reduction of load for the sake of improved reliability. - **Remark** The electrical characteristics of the products M: Industrial applications (TA = -40 to +125°C) are different from those of the products "G: Industrial applications". For details, refer to **3.1** to **3.10**. # 3.1 Absolute Maximum Ratings #### **Absolute Maximum Ratings** (1/2) | Parameter | Symbol | Cond | litions | Ratings | Unit | |------------------------|-----------------|-------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------|------| | Supply voltage | VDD | | | -0.5 to +6.5 | V | | | AVDD | AVDD = VDD | | -0.5 to +6.5 | V | | | AVss | AVss = Vss | | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGC | REGC | | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 1</sup> | V | | REGA pin input voltage | Virega | REGA | -0.3 to +2.8<br>and -0.3 to AVDD + 0.3 Note | | V | | Input voltage | VI1 | P10 to P15, P40, P121<br>RESET | , P122, P137, EXCLK, | -0.3 to V <sub>DD</sub> +0.3 Note 3 | V | | Alternate-function pin | VI2 | P16, P17, P41, P42 | Digital input voltage | -0.3 to VDD + 0.3 Note 3 | V | | input voltage | | (36-pin products only) | Analog input voltage | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Analog input voltage | VIA | PGA0P to PGA3P, PGANIO to ANIO to ANIO, ANXO to | • | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Output voltage | Vo <sub>1</sub> | P10 to P15, P40 | | -0.3 to VDD + 0.3 Note 3 | V | | Alternate-function pin | VO2 | P16, P17, P41, P42 | Digital output voltage | -0.3 to V <sub>DD</sub> + 0.3 Note 3 | V | | output voltage | | (36-pin products only) | Analog output voltage | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Analog output voltage | VOA | SBIAS, AMP0O to AM | P2O, ANX0 to ANX5 | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | - Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - Note 2. Connect the REGA pin to AVss via a capacitor (0.22 $\mu$ F). This value regulates the absolute maximum rating of the REGA pin. Do not use this pin with voltage applied to it. - Note 3. Must be 6.5 V or lower. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark 2. Vss is used as the reference voltage. ## **Absolute Maximum Ratings** (2/2) | Parameter | Symbol | | Conditions | Ratings | Unit | |----------------------------|--------|---------------------|------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | P10 to P17, P40 to P42 | -40 | mA | | | | Total of all pins | P10 to P17, P41, P42 Note | -100 | mA | | Analog output current, | Іона | Per pin | AMP0O to AMP2O | -12 | mA | | high | | | ANX0 to ANX5 | -0.12 | mA | | | | Total of all pins | AMP0O to AMP2O, ANX0 to ANX5 | -18 | mA | | Output current, low | IOL1 | Per pin | P10 to P17, P40 to P42 | 40 | mA | | | | Total of all pins | P10 to P17, P41, P42 Note | 100 | mA | | Analog output current, low | IOLA | Per pin | AMP0O to AMP2O | 12 | mA | | | | | ANX0 to ANX5 | 0.12 | mA | | | | Total of all pins | AMP0O to AMP2O, ANX0 to ANX5 | 18 | mA | | Operating ambient | TA | In normal operation | on mode | -40 to +125 | °C | | temperature | | In flash memory p | | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Note This indicates the total current value when P16, P17, P41, and P42 are used as digital input pins. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Remark 2. Vss is used as the reference voltage. #### 3.2 Oscillator Characteristics #### 3.2.1 X1 characteristics #### $(TA = -40 \text{ to } +125^{\circ}\text{C}, 2.4 \text{ V} \le \text{AVDD} = \text{VDD} \le 5.5 \text{ V}, \text{AVSS} = \text{VSS} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------|--------------------|--------------------------------------------------|------|------|------|------| | X1 clock oscillation frequency (fx) Note | Ceramic resonator/ | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 1.0 | | 20.0 | MHz | | | crystal resonator | $2.4 \text{ V} \leq \text{Vdd} < 2.7 \text{ V}$ | 1.0 | | 16.0 | | Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/I1E User's Manual.. ## 3.2.2 On-chip oscillator characteristics #### (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------|--------|----------------------------------------------------|------|------|------|------| | High-speed on-chip oscillator clock frequency | fін | $2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$ | 1 | | 24 | MHz | | Notes 1, 2 | | 2.4 V ≤ VDD < 2.7 V | 1 | | 16 | MHz | | High-speed on-chip oscillator clock frequency | | -40 to +105°C | -2.0 | | +2.0 | % | | accuracy | | +105 to +125°C | -3.0 | | +3.0 | % | | Low-speed on-chip oscillator clock frequency | fıL | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency | | | -15 | | +15 | % | | accuracy | | | | | | | **Note 1.** High-speed on-chip oscillator frequency is selected with bits 0 to 3 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register. Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time. ## 3.2.3 PLL characteristics (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------|--------|---------------|-------------------------------------------------------------------------------------------------|-------------------------------------------|------|------|------|------| | PLL output frequencyNotes 1, 2, | fPLL | fmx = 8 MHz | DSFRDIV = 0 | DSCM = 0 | | 48 | | MHz | | 3 | | | DSFRDIV = 1 | DSCM = 0 | | 24 | | MHz | | | | | | DSCM = 1 | | 32 | | MHz | | | | fmx = 4 MHz | DSFRDIV = 0 | DSCM = 0 | | 24 | | MHz | | | | | | DSCM = 1 | | 32 | | MHz | | Lockup wait time | | Time from whe | ime from when PLL output is enabled to when the phase is locked | | | | | μs | | Interval wait time | | | Firme from when the PLL stops operating to when the setting to start PLL operation is specified | | | | | μs | | Setup wait time | | | | input clock stabilizes to when the PLL is | 1 | | | μs | - Note 1. When using a PLL, input a clock of 4 MHz or 8 MHz to the PLL. - **Note 2.** Be sure to specify one of these settings when using a PLL. - Note 3. When using the PLL output as the CPU clock, f<sub>IH</sub> is divided by 2, 4, or 8 according to the setting of the RDIV1 and RDIV0 bits #### 3.3 DC Characteristics #### 3.3.1 Pin characteristics #### $(TA = -40 \text{ to } +125^{\circ}\text{C}, 2.4 \text{ V} \le \text{AVDD} = \text{VDD} \le 5.5 \text{ V}, \text{AVSS} = \text{VSS} = 0 \text{ V})$ (1/3) | Item | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|-----------------------------------|--------------------------------------------------|------|------|-------------|------| | Output current, high Note 1 | Іон1 | Per pin for P10 to P17 and P40 to | $4.0~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | -3.0 Note 3 | mA | | | | P42 Note 2 | 2.4 V ≤ VDD < 4.0 V | | | -1.0 Note 3 | mA | | | | Note 3 (When duty < 70% Note 4) | $4.0~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | -30.0 | mA | | | | | 2.7 V ≤ VDD < 4.0 V | | | -19.0 | mA | | | | | 2.4 V ≤ VDD < 2.7 V | | | -10.0 | mA | | Output current, low Note 1 | 1 IOL1 | D40 Note 2 | $4.0~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | 8.5 Note 3 | mA | | | | | 2.7 V ≤ VDD < 4.0 V | | | 1.5 Note 3 | mA | | | | | $2.4 \text{ V} \leq \text{VDD} < 2.7 \text{ V}$ | | | 0.6 Note 3 | mA | | | | Total of P10 to P17, P41, and P42 | $4.0~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | 40.0 | mA | | | | Note 2 | 2.7 V ≤ VDD < 4.0 V | | | 35.0 | mA | | | | (When duty ≤ 70% Note 4) | 2.4 V ≤ VDD < 2.7 V | | | 20.0 | mA | - Note 1. Value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin. - Note 2. This indicates the total current value when P16, P17, P41, and P42 are used as digital I/O ports. When using these pins as analog function (AFE) pins, refer to 3.1 Absolute Maximum Ratings. - Note 3. Do not exceed the total current value. - **Note 4.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoH $\times$ 0.7)/(n $\times$ 0.01) Example: n = 80% when IOH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Caution P10 to P15 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/3) | Item | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|--------|------------------------------|----------------------------------------------------------------------------------|-----------|------|---------|------| | Input voltage, high | VIH1 | P10 to P17 and<br>P40 to P42 | Normal input buffer | 0.8 Vdd | | VDD | V | | | VIH2 | P11, P12, P14, | TTL input buffer, $4.0 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ | 2.2 | | Vdd | V | | | | P15 | TTL input buffer, $3.3 \text{ V} \leq \text{VDD} < 4.0 \text{ V}$ | 2.0 | | Vdd | V | | | | | TTL input buffer, 2.4 V $\leq$ VDD $<$ 3.3 V | 1.28 | | VDD | V | | | VIH3 | P121, P122, P13 | 7, EXCLK, RESET | 0.8 Vdd | | VDD | V | | Input voltage, low | VIL1 | P10 to P17 and<br>P40 to P42 | Normal input buffer | 0 | | 0.2 VDD | V | | | VIL2 | P11, P12, P14, | TTL input buffer, $4.0 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ | 0 | | 0.8 | V | | | | P15 | TTL input buffer, 3.3 V ≤ VDD < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer, 2.4 V $\leq$ VDD $<$ 3.3 V | 0 | | 0.32 | V | | | VIL3 | P121, P122, P13 | 7, EXCLK, RESET | 0 | | 0.2 VDD | V | | Output voltage, high | Voн1 | P10 to P17 and | $4.0~\text{V} \le \text{Vdd} \le 5.5~\text{V},~\text{IoH1} = -3.0~\text{mA}$ | VDD - 0.7 | | | V | | | | P40 to P42 | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{ IOH1} = -1.0 \text{ mA}$ | VDD - 0.5 | | | V | | Output voltage, low | VOL1 | P10 to P17 and | $4.0 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}, \text{ Iol1} = 8.5 \text{ mA}$ | | | 0.7 | V | | | | P40 to P42 | 2.7 V ≤ VDD ≤ 5.5 V, IOL1 = 1.5 mA | | | 0.5 | V | | | | | $2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{ IOL1} = 0.6 \text{ mA}$ | | | 0.4 | V | Caution The maximum VIH value on P10 to P15 is VDD, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. # (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (3/3) | Item | Symbol | Condi | tions | | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|----------------------------|--------------|----------------------------------------------------------------|------|------|------|------| | Input leakage | ILIH1 | P10 to P17, and P40 to P42 | | | | 1 | μΑ | | | current, high | ILIH2 | P137, RESET | VI = VDD | | | | 1 | μΑ | | | Ішнз | P121, P122 (X1, X2, EXCLK) | VI = VDD | In input port mode<br>or when using<br>external clock<br>input | | | 1 | μА | | | | | | When a resonator is connected | | | 10 | μА | | Input leakage | ILIL1 | P10 to P17, and P40 to P42 | Vı = Vss | | | | -1 | μΑ | | current, low | ILIL2 | P137, RESET | Vı = Vss | | | | -1 | μА | | | ILIL3 | P121, P122 (X1, X2, EXCLK) | VI = VSS | In input port mode<br>or when using<br>external clock<br>input | | | -1 | μА | | | | | | When a resonator is connected | | | -10 | μА | | On-chip pull-up resistance | Rυ | P10 to P15, P40 | Vı = Vss, ir | n input port mode | 10 | 20 | 100 | kΩ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. # 3.3.2 Supply current characteristics #### (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/2) | Parameter | Symbol | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------|-----------|----------------------|------|------|------|------| | Supply | IDD1 | Operating | fhoco = 24 MHz, fmain = 24 MHz Note 3 | Basic | VDD = 5.0 V | | 1.7 | | mA | | current<br>Note 1 | | mode <sup>Note 2</sup> | | operation | VDD = 3.0 V | | 1.7 | | | | Note 1 | | | fhoco = 24 MHz, fmain = 24 MHz Note 3 | Normal | VDD = 5.0 V | | 3.8 | 7.6 | mA | | | | | | operation | VDD = 3.0 V | | 3.8 | 7.6 | | | | | | fhoco = 16 MHz, fmain = 16 MHz Note 3 | Normal | VDD = 5.0 V | | 2.8 | 5.6 | | | | | | | operation | VDD = 3.0 V | | 2.8 | 5.6 | | | | | | fmx = 20 MHz, fmain = 20 MHz Note 4, | Normal | Square wave input | | 3.3 | 6.5 | mA | | | $V_{DD} = 5.0 \text{ V}$ operation<br>f <sub>MX</sub> = 20 MHz, f <sub>MAIN</sub> = 20 MHz Note 4, Normal | | VDD = 5.0 V | operation | Resonator connection | | 3.5 | 6.6 | | | | | Square wave input | | 3.3 | 6.5 | | | | | | | | | VDD = 3.0 V | operation | Resonator connection | | 3.5 | 6.6 | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 4, | Normal | Square wave input | | 2.0 | 3.9 | | | | | | VDD = 5.0 V | operation | Resonator connection | | 2.1 | 4.0 | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 4, | Normal | Square wave input | | 2.0 | 3.9 | | | | | | VDD = 3.0 V | operation | Resonator connection | | 2.1 | 4.0 | | | | $V_{DD} = 5.0 \text{ V}$ operation Resonato $f_{MX} = 8 \text{ MHz}$ , $f_{MAIN} = 24 \text{ MHz}$ $f_{NOTE} = 5$ , Normal Square w | Square wave input | | 5.1 | 10.4 | mA | | | | | | | | | operation | Resonator connection | | 5.2 | 10.5 | | | | | | | Normal | Square wave input | | 5.1 | 10.4 | | | | | | VDD = 3.0 V | operation | Resonator connection | | 5.2 | 10.5 | | - Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the RTC, interval timer, watchdog timer, LVD circuit, AFE, I/O ports, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. The relationship between the operation voltage range and the CPU operating frequency is as below. $2.7~V \leq V_{DD} \leq 5.5~V~@$ 1 MHz to 24 MHz $2.4~V \leq V \text{DD} \leq 5.5~V~@$ 1 MHz to 16 MHz Note 3. When the high-speed system clock is stopped Note 4. When the high-speed on-chip oscillator and the PLL are stopped Note 5. When the high-speed on-chip oscillator is stopped and the PLL is operating Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) Remark 2. fHoco: High-speed on-chip oscillator clock frequency Remark 3. fmain: Main system clock frequency **Remark 4.** The temperature condition for the TYP. value is $TA = 25^{\circ}C$ #### (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/2) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------|--------|-----------|--------------------------------------------------|----------------------|------|------|-------|------| | Supply current | IDD2 | HALT mode | fHOCO = 24 MHz, fMAIN = 24 MHz Note 4 | VDD = 5.0 V | | 0.44 | 3.42 | mA | | Note 1 | Note 2 | Note 3 | | VDD = 3.0 V | | 0.44 | 3.42 | | | | | | fhoco = 16 MHz, fmain = 16 MHz Note 4 | VDD = 5.0 V | | 0.40 | 2.50 | | | | | | | VDD = 3.0 V | | 0.40 | 2.50 | | | | | | fmx = 20 MHz, fmain = 20 MHz Note 5, VDD = 5.0 V | Square wave input | | 0.28 | 2.94 | mA | | | | | | Resonator connection | | 0.49 | 3.08 | | | | | | fmx = 20 MHz, fmain = 20 MHz Note 5, VDD = 3.0 V | Square wave input | | 0.28 | 2.94 | | | | | | | Resonator connection | | 0.49 | 3.08 | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 5, VDD = 5.0 V | Square wave input | | 0.19 | 1.54 | | | | | | | Resonator connection | | 0.30 | 1.63 | | | | | | fmx = 10 MHz, fmain = 10 MHz Note 5, VDD = 3.0 V | Square wave input | | 0.19 | 1.54 | | | | | | | Resonator connection | | 0.30 | 1.63 | | | | | | fmx = 8 MHz, fmain = 24 MHz Note 6, VDD = 5.0 V | Square wave input | | 0.76 | 3.92 | mA | | | | | | Resonator connection | | 0.86 | 4.04 | | | | | | fmx = 8 MHz, fmain = 24 MHz Note 6, VDD = 3.0 V | Square wave input | | 0.76 | 3.92 | | | | | | | Resonator connection | | 0.86 | 4.04 | | | | IDD3 | STOP mode | TA = -40°C | | | 0.38 | 1.14 | μΑ | | | Note 7 | | T <sub>A</sub> = +25°C | | | 0.50 | 1.14 | | | | | | TA = +50°C | | | 0.66 | 4.52 | | | | | | T <sub>A</sub> = +70°C | | | 1.04 | 7.98 | | | | | | TA = +85°C | | | 2.92 | 16.0 | | | | | | T <sub>A</sub> = +105°C | | | 11.0 | 100.0 | | | | | | T <sub>A</sub> = +125°C | | | 22.0 | 200.0 | | - Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the RTC, interval timer, watchdog timer, LVD circuit, AFE, I/O ports, and on-chip pull-up/pull-down resistors and the current flowing during writing to the data flash. - Note 2. During HALT instruction execution from flash memory - Note 3. The relationship between the operation voltage range and the CPU operating frequency is as below. $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \ @ 1 \text{ MHz}$ to 24 MHz - $2.4~V \le V_{DD} \le 5.5~V$ @ 1 MHz to 16 MHz - Note 4. When the high-speed system clock is stopped - Note 5. When the high-speed on-chip oscillator and the PLL are stopped - Note 6. When high-speed on-chip oscillator is stopped and the PLL is operating - Note 7. The MAX. value includes the leakage current in STOP mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency - Remark 3. fMAIN: Main system clock frequency - Remark 4. The temperature condition for the TYP. value is TA = 25°C, except the operation in STOP mode. #### • Peripheral functions #### (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Con | ditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------------------------------|--------------------------------------|----------------------------------------------------------------------|------|------|-------|------| | Low-speed on-chip oscillator operating current | I <sub>FIL</sub> Note 1 | | | | 0.20 | | μА | | RTC operating current | I <sub>RTC</sub> Notes 1, 2, 3 | f <sub>MX</sub> = 4 MHz, RTCCL = 00H | (f <sub>MX</sub> /122) | | 22 | | μА | | Interval timer operating current | I <sub>IT</sub> Notes 1, 2, 4 | f <sub>MX</sub> = 4 MHz, RTCCL = 00H | = 4 MHz, RTCCL = 00H (f <sub>Mx</sub> /122) | | | | μА | | Watchdog timer operating current | I <sub>WDT</sub> Notes 1, 5, 6 | fiL = 15 kHz | = 15 kHz | | | | μА | | LVD operating current | I <sub>LVD</sub> Notes 1, 7 | | | | 0.08 | | μΑ | | Self-programming operating current | I <sub>FSP</sub> Notes 1, 8 | | | | 2.00 | 12.20 | mA | | BGO operating current | I <sub>BGO</sub> Notes 1, 9 | | | | 2.00 | 12.20 | mA | | SNOOZE operating | I <sub>SNOZ</sub> Note 1 | A/D converter operation | The mode is performed | | 0.50 | 1.10 | mA | | current | | Notes 10, | During A/D conversion,<br>AV <sub>DD</sub> = V <sub>DD</sub> = 3.0 V | | 1.20 | 2.04 | | | | | CSI/UART operation | | | 0.70 | 1.54 | | | | | DTC operation | | | 3.10 | | | - Note 1. Current flowing to VDD - Note 2. When the high-speed on-chip oscillator is stopped - Note 3. Current flowing only to the real-time clock (RTC). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock is operating in operation mode or HALT mode. - Note 4. Current flowing only to the interval timer. The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the interval timer is operating in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, also add IFIL. - Note 5. When the high-speed on-chip oscillator and high-speed system clock are stopped. - Note 6. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is operating. - Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is operating. - Note 8. Current flowing during self-programming - Note 9. Current flowing during writing to the data flash - Note 10. The current flowing into the AVDD is included. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fil: Low-speed on-chip oscillator clock frequency - **Remark 3.** The temperature condition for the TYP. value is $TA = 25^{\circ}C$ ## • AFE functions # (Ta = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | 24-bit $\Delta\Sigma$ A/D converter operating current | IDSAD | Normal mode Notes 1, 2 Circuits that operate: ABGR, REGA, SBIAS, VREFAMP, PGA, 24-bit $\Delta\Sigma$ A/D converter, and digital filter Differential input mode OSR = 256 SBIAS lout = 0 mA | | 0.94 | 1.46 | mA | | | | Low power mode Notes 1, 2 Circuits that operate: ABGR, REGA, SBIAS, VREFAMP, PGA, 24-bit $\Delta\Sigma$ A/D converter, and digital filter Differential input mode OSR = 256 SBIAS lout = 0 mA | | 0.60 | 0.91 | mA | | 10-bit A/D converter operating current | IADC | During conversion at the highest speed Notes 1, 2<br>AVDD = 5.0 V | | 1.30 | 1.70 | mA | | Configurable amplifier operating current | Іамр | Normal mode Notes 1, 2 Circuits that operate: ABGR and configurable amplifier IL = 0 mA Per channel | | 0.13 | 0.24 | mA | | | | High-speed mode Notes 1, 2 Circuits that operate: ABGR and configurable amplifier IL = 0 mA Per channel | | 0.30 | 0.45 | mA | | 12-bit D/A converter operating current | IDAC | When AV <sub>DD</sub> and AV <sub>SS</sub> are selected as the reference voltage Notes 1, 2 Circuits that operate: ABGR and internal reference voltage (VREFDA) | | 0.61 | 0.97 | mA | Note 1. Current flowing to AVDD **Note 2.** Current flowing only to the circuits that operate shown in the Conditions column. ## 3.4 AC Characteristics (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------------------------------------------------------|-----------------|----------------------------------------------------|----------------------------------------------------|-------------|------|------|------| | Instruction cycle<br>(minimum instruction<br>execution time) | Tcy | Main system clock (fMAIN) operation | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.04167 | | 1 | μS | | | | | $2.4 \text{ V} \le \text{VDD} < 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | | | In the self-programming mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.04167 | | 1 | μS | | | | | $2.4 \text{ V} \le \text{VDD} < 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | External system clock frequency | fex | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | | 1.0 | | 20.0 | MHz | | | | 2.4 V ≤ VDD < 2.7 V | | 1.0 | | 8.0 | MHz | | External system clock | texH, | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | | 24 | | | ns | | input high-level width, low-level width | texL | 2.4 V ≤ VDD < 2.7 V | 60 | | | ns | | | TI00 to TI03, TI10,<br>TI11 input high-level<br>width, low-level width | ttih, ttil | | | 1/fмск + 10 | | | ns | | Timer RJ input cycle | fc | TRJIO0 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 100 | | | ns | | | | | $2.4 \text{ V} \leq \text{VDD} < 2.7 \text{ V}$ | 300 | | | ns | | Timer RJ input high- | tтлін, | TRJI00 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 40 | | | ns | | level width, low-level width | t⊤JIL | | 2.4 V ≤ VDD < 2.7 V | 120 | | | ns | | Timer RG input high-<br>level width, low-level<br>width | tтgiн,<br>tтgil | TRGIOA, TRGIOB | | 2.5/fclk | | | ns | | TO00 to TO03, | fто | | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 12 | MHz | | TO10, TO11, | | | $2.7 \text{ V} \leq \text{Vdd} \leq 4.0 \text{ V}$ | | | 6 | MHz | | TRJIO0, TRJO0, TRGIOA, TRGIOB output frequency | | | 2.4 V ≤ VDD < 2.7 V | | | 3 | MHz | | PCLBUZ0 output | fPCL | | 4.0 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | 12 | MHz | | frequency | | | 2.7 V ≤ V <sub>DD</sub> ≤ 4.0 V | | | 6 | MHz | | | | | 2.4 V ≤ VDD < 2.7 V | | | 3 | MHz | | Interrupt input high-<br>level width, low-level<br>width | tinth,<br>tintl | INTP1 to INTP7 | | 1 | | | μЅ | | RESET low-level width | tRSL | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)) Minimum Instruction Execution Time During Main System Clock Operation #### TCY vs VDD Supply voltage VDD [V] ## **AC Timing Test Points** ## External System Clock Timing #### TI/TO Timing ## Interrupt Request Input Timing ## RESET Input Timing ## 3.5 Peripheral Functions Characteristics **AC Timing Test Points** ## 3.5.1 Serial array unit #### (1) During communication at same potential (UART mode) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | ed main) Mode | Unit | |----------------------|--------|---------------------------------------------------------------------|---------------|---------------|------| | | | | MIN. | MAX. | | | Transfer rate Note 1 | | | | fmck/12 | bps | | | | Theoretical value of the maximum transfer rate $fMCK = fCLK Note 2$ | | 2.0 | Mbps | Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. Note 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: 24 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### **UART** mode connection diagram (during communication at same potential) #### UART mode bit width (during communication at same potential) (reference) **Remark 1.** q: UART number (q = 0, 1), g: PIM or POM number (g = 1) Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03)) ## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V) | Parameter | Symbol | Conditions | | , , , | HS (high-speed main) mode | | |--------------------------------------------|---------------|----------------------------------------|------------------------------------------------------------|--------------|---------------------------|----| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | $t_{\text{KCY1}} \ge 4/f_{\text{CLK}}$ | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 333 | | ns | | | | | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 666 | | ns | | SCKp high-/low-level width | tkh1, tkL1 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | tkcy1/2 - 24 | | ns | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | | tkcy1/2 - 36 | | ns | | | | $2.4~V \leq V_{DD} \leq$ | 5.5 V | tkcy1/2 - 76 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸ1 | $4.0~V \leq V_{DD} \leq$ | 5.5 V | 66 | | ns | | | | $2.7~V \leq V_{DD} \leq$ | 5.5 V | 66 | | ns | | | | $2.4~V \leq V_{DD} \leq$ | 5.5 V | 113 | | ns | | SIp hold time (from SCKp↑) Note 1 | <b>t</b> KSI1 | | | 38 | | ns | | Delay time from SCKp↓ to SOp output Note 2 | tkso1 | C = 30 pF Note | e 3 | | 66.6 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKpţ" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. The Slp hold time becomes "from SCKpţ" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. C is the load capacitance of the SCKp and SOp output lines. n: Channel number (mn = 00, 01)) - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM number (g = 1) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, # (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Cond | ditions | HS (high-speed | d main) mode | Unit | |-------------------------------------|------------|------------------------------------------------------------------|--------------------------------|---------------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tKCY2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | 20 MHz < fмск | 16/fмск | | ns | | | | | fмcк ≤ 20 MHz | 12/fмск | | ns | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 16 MHz < fмск | 16/fмск | | ns | | | | | fмск ≤ 16 MHz | 12/fмск | | ns | | | | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | 12/fмск and<br>1000 | | ns | | SCKp high-/low-level width | tkH2, tkL2 | $4.0~V \leq V_{DD} \leq 5.5~V$ | | tkcy2/2 - 14 | | ns | | | | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | tkcy2/2 - 16 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | tkcy2/2 - 36 | | ns | | SIp setup time (to SCKp↑) Note 2 | tsik2 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | 1/fмск + 40 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1/fмск + 60 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi2 | | | 1/fмск + 62 | | ns | | Delay time from SCKp↓ to SOp output | tkso2 | C = 30 pF Note 4 | $2.7~V \leq V_{DD} \leq 5.5~V$ | | 2/fмск + 66 | ns | | Note 3 | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 2/fмск + 113 | ns | | SSI00 setup time | tssik | DAPmn = 0 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 240 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 400 | | ns | | | | DAPmn = 1 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 240 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 400 | | ns | | SSI00 hold time | tkssi | DAPmn = 0 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 240 | _ | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 1/fмск + 400 | | ns | | | | DAPmn = 1 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 240 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 400 | | ns | - **Note 1.** The maximum transfer rate in the SNOOZE mode is 1 Mbps. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from $SCKp\uparrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SOp output lines. - Caution Select the normal input buffer for the SIp and SCKp pins and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - Remark 1. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM number (g = 1) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) ## CSI mode connection diagram (during communication at same potential) # CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00)) **Remark 1.** p: CSI number (p = 00, 01) Remark 2. m: Unit number, n: Channel number (mn = 00, 01) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark 1.** p: CSI number (p = 00, 01) Remark 2. m: Unit number, n: Channel number (mn = 00, 01) #### (4) During communication at same potential (simplified I<sup>2</sup>C mode) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | d main) mode | Unit | |-------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | | 400 Note 1 | kHz | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | | 100 Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1200 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 4600 | | ns | | Hold time when SCLr = "H" | tніgн | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1200 | | ns | | | | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 3 \text{ k}\Omega$ | 4600 | | ns | | Data setup time (reception) | tsu: DAT | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1/fмск + 220<br>Note 2 | | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 1/fмск + 580<br>Note 2 | | ns | | Data hold time (transmission) | thd: dat | $2.7~V \leq V_{DD} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 0 | 770 | ns | | | | $2.4~V \leq V_{DD} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 0 | 1420 | ns | **Note 1.** The value must also be equal to or less than fMCK/4. **Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh). (Remarks are listed on the next page.) ## Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) $\textbf{Remark 1.} \ \ R_b\left[\Omega\right] : Communication \ line \ (SDAr) \ pull-up \ resistance, \ C_b\left[F\right] : Communication \ line \ (SDAr, SCLr) \ load \ capacitance$ Remark 2. r: IIC number (r = 00, 01), g: PIM number (g = 1), h: POM number (h = 1) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0, 1), mn = 00, 01) ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/2) | Parameter | Symbol | | Conditions | | HS (high-speed main)<br>mode | | | |---------------|--------|-----------|---------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|------|--| | | | | | MIN. | MAX. | | | | Transfer rate | | Reception | $4.0~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V},~2.7~\textrm{V} \leq \textrm{V}_\textrm{b} \leq 4.0~\textrm{V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} \frac{Note 2}{}$ | | 2.0 | Mbps | | | | | | $2.7 \; \text{V} \leq \text{V}_{\text{DD}} < 4.0 \; \text{V}, 2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} \frac{Note \ 2}{}$ | | 2.0 | Mbps | | | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} \frac{Note}{2}$ | | 2.0 | Mbps | | - Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. - Note 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are: 24 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) - Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remark 1. Vb [V]: Communication line voltage - **Remark 2.** q: UART number (q = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01) ## (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) ### (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/2) | Parameter | Symbol | | Conditions | | HS (high-speed main)<br>mode | | |---------------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | Transmission | $4.0~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V},~2.7~\textrm{V} \leq \textrm{V}_\textrm{b} \leq 4.0~\textrm{V}$ | | Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ | | 2.0 Note 2 | Mbps | | | | | $ 2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, $ $ 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V} $ | | Note 3 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ | | 1.2 Note 4 | Mbps | | | | | $ 2.4 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{D}} \leq 2.0 \text{ V} $ | | Note 5 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 \text{ V}$ | | 0.43 Note 6 | Mbps | Note 1. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ VDD $\leq$ 5.5 V and 2.7 V $\leq$ Vb $\leq$ 4.0 V $$\begin{aligned} \text{Maximum transfer rate} &= \frac{1}{\left\{-\text{Cb} \times \text{Rb} \times \text{In } (1 - \frac{2.2}{\text{Vb}} \ )\right\} \times 3} & \text{[bps]} \\ & \frac{1}{\text{Transfer rate} \times 2} - \left\{-\text{Cb} \times \text{Rb} \times \text{In } (1 - \frac{2.2}{\text{Vb}} \ )\right\} \\ & \frac{1}{\text{Transfer rate}} \times 100 \ [\%] \end{aligned}$$ Baud rate error (theoretical value) = $$\frac{1}{\left(\frac{1}{\text{Transfer rate}} \ \right) \times \text{Number of transferred bits}}$$ Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. **Note 3.** The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ VDD < 4.0 V and 2.3 V $\leq$ Vb $\leq$ 2.7 V Note 4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides. <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides. Note 5. The smaller maximum transfer rate derived by using fMCk/12 or the following expression is the valid maximum transfer rate Expression for calculating the transfer rate when 2.4 V $\leq$ VDD < 3.3 V and 1.6 V $\leq$ Vb $\leq$ 2.0 V $$\frac{1}{\text{{-Cb}} \times \text{{Rb}} \times \text{{In }} (1 - \frac{1.5}{\text{{Vb}}})) \times 3} \text{ [bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \text{In } (1 - \frac{1.5}{V_b})\} }{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits} }$$ - **Note 6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 5** above to calculate the maximum transfer rate under conditions of the customer. - Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides. ## **UART** mode connection diagram (during communication at different potential) ## UART mode bit width (during communication at different potential) (reference) - **Remark 1.** Rb $[\Omega]$ : Communication line (TxDq) pull-up resistance, - Cb [F]: Communication line (TxDq) load capacitance, Vb [V]: Communication line voltage - **Remark 2.** q: UART number (q = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/3) | Parameter | Symbol | | Conditions | HS (high-speed | l main) mode | Unit | |-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 600 | | ns | | | | | $\begin{split} 2.7 \ V & \leq V_{DD} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 1000 | | ns | | | | | $\begin{aligned} 2.4 & \ V \le V_{DD} < 3.3 \ V, \\ 1.6 & \ V \le V_b \le 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned}$ | 2300 | | ns | | SCKp high-level width | t <sub>KH1</sub> | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $ | | tксу1/2 - 150 | | ns | | | | $\begin{split} 2.7 \ & V \leq V_{DD} < 4.0 \ V, \\ 2.3 \ & V \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | | tксү1/2 - 340 | | ns | | | | $\label{eq:continuous} \begin{split} 2.4 \ V &\leq V_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V, \\ C_{b} &= 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{split}$ | | tксү1/2 - 916 | | ns | | SCKp low-level width | tkL1 | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | | tксү1/2 - 24 | | ns | | | | $2.3~V \le V_b \le 2$ | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ | | | ns | | | | $\begin{split} 2.4 \ V &\leq V_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V, \\ C_{b} &= 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{split}$ | | tксү1/2 - 100 | | ns | Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed two pages after the next page.) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/3) | Parameter | Symbol | Conditions | HS (high-spee | ed main) mode | Unit | |-------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------| | | | | MIN. | MAX. | | | SIp setup time (to SCKp↑) <sup>Note</sup> | tsıkı | $\begin{aligned} 4.0 & \ V \le V_{DD} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | 162 | | ns | | | | $\begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 354 | | ns | | | | $\begin{split} 2.4 & \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ 1.6 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} & = 30 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega \end{split}$ | 958 | | ns | | SIp hold time (from SCKp↑) Note | tksi1 | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | 38 | | ns | | | | $\label{eq:section} \begin{split} 2.7 \ & V \leq V_{DD} < 4.0 \ V, \\ 2.3 \ & V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 38 | | ns | | | | $\label{eq:controller} \begin{split} 2.4 \ V & \le V_{DD} < 3.3 \ V, \\ 1.6 \ V & \le V_b \le 2.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 38 | | ns | | Delay time from SCKp↓ to SOp output Note | tkso1 | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} & = 30 \text{ pF}, \text{ R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned}$ | | 200 | ns | | | | $\begin{split} 2.7 & \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} & = 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ | | 390 | ns | | | | $\label{eq:controller} \begin{split} 2.4 \ V &\leq V_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V, \\ C_{b} &= 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{split}$ | | 966 | ns | Note When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (3/3) | Parameter | Symbol | Conditions | HS (high-spee | ed main) mode | Unit | |-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------| | | | | MIN. | MAX. | | | SIp setup time (to SCKp↓) <sup>Note</sup> | tsıkı | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | 88 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V},$ $C_{b} = 30 \text{ pF, } R_{b} = 2.7 \text{ k}\Omega$ | 88 | | ns | | | | $ 2.4 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega $ | 220 | | ns | | SIp hold time (from SCKp↓) Note | tksii | $ \begin{aligned} &4.0 \; V \leq V_{DD} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{aligned} $ | 38 | | ns | | | | eq:second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-seco | 38 | | ns | | | | $\label{eq:controller} \begin{array}{c} 2.4 \; V \leq V_{DD} < 3.3 \; V, \\ \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ | 38 | | ns | | Delay time from SCKp↑ to SOp output Note | tkso1 | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | | 50 | ns | | | | $\label{eq:controller} \begin{split} &2.7 \; V \leq V_{DD} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | | 50 | ns | | | | $\label{eq:controller} \begin{array}{c} 2.4 \; V \leq V_{DD} < 3.3 \; V, \\ \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ \\ C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$ | | 50 | ns | Note When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) ## CSI mode connection diagram (during communication at different potential - Remark 1. Rb [ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, Cb [F]: Communication line (SCKp, SOp) load capacitance, Vb [V]: Communication line voltage - $\textbf{Remark 2.} \ \ p: CSI \ number \ (p=00,\ 01),\ m: Unit \ number \ (m=0),\ n: Channel \ number \ (n=0,\ 1),\ g: PIM \ or \ POM \ number \ (g=1)$ - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) # (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) ## (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Co | nditions | HS (high-spee | ed main) mode | Unit | |--------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------|---------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tKCY2 | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 20 MHz < fмcк ≤ 24 MHz | 24/fмск | | ns | | | | $2.7~V \leq V_b \leq 4.0~V$ | 8 MHz < fмcк ≤ 20 MHz | 20/fмск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/fмск | | ns | | | | | fмcк ≤ 4 MHz | 12/fмск | | ns | | | | $2.7 \text{ V} \le V_{DD} < 4.0 \text{ V},$ | 20 MHz < fмск ≤ 24 MHz | 32/fмск | | ns | | | $2.3~\text{V} \leq \text{V}_\text{b} \leq 2.7~\text{V}$ | $2.3~V \leq V_b \leq 2.7~V$ | 16 MHz < fмск ≤ 20 MHz | 28/fмск | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | 24/fмск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/fмск | | ns | | | | | fмcк ≤ 4 MHz | 12/fмск | | ns | | | | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} < 3.3~\textrm{V},$ | 20 MHz < fмск ≤ 24 MHz | 72/fмск | | ns | | | | $1.6~V \leq V_b \leq 2.0~V$ | 16 MHz < fмск ≤ 20 MHz | 64/fмск | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | <b>52/f</b> мск | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 32/fмск | | ns | | | | fмcк ≤ 4 MHz | 20/fмск | | ns | | | SCKp high-/low-level | tкн2, tкL2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2$ | 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V | tkcy2/2 - 24 | | ns | | width | | $2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V$ | | tkcy2/2 - 36 | | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}, 1$ | $1.6~V \leq V_b \leq 2.0~V$ | tkcy2/2 - 100 | | ns | | SIp setup time | tsık2 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, 2$ | $2.7 \text{ V} \le V_b \le 4.0 \text{ V}$ | 1/fмск + 40 | | ns | | (to SCKp↑) Note 2 | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, 2$ | $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ | 1/fмск + 40 | | ns | | | | $2.4 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}, 1$ | $1.6~V \leq V_b \leq 2.0~V$ | 1/fмск + 60 | | ns | | SIp hold time<br>(from SCKp↑) Note 2 | tksi2 | | | 1/fмск + 62 | | ns | | Delay time from SCKp↓ to SOp output | tkso2 | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | | | 2/fмск + 240 | ns | | Note 3 | | $2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2$ $C_b = 30 \; pF, \; R_b = 2.7 \; I$ | • | | 2/fмск + 428 | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1$ $C_b = 30 \ pF, \ R_b = 5.5$ | | | 2/fмск + 1146 | ns | (Notes, Cautions, and Remarks are listed on the next page.) - Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp and SCKp pins, and the N-ch open drain output (VDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. #### CSI mode connection diagram (during communication at different potential) - **Remark 1.** Rb [ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb [F]: Communication line (SOp) load capacitance, Vb [V]: Communication line voltage - Remark 2. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)) - Remark 4. Communication at different potential cannot be performed during clocked serial communication with the slave select function. # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM or POM number (g = 1) Remark 2. Communication at different potential cannot be performed during clocked serial communication with the slave select function. ## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (1/2) | Parameter | Symbol | Conditions | HS (high-spe | eed main) mode | Unit | |---------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega $ | | 400 Note 1 | kHz | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ $C_{b} = 50 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$ | | 400 Note 1 | kHz | | | | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.8 \text{ k}\Omega$ | | 100 Note 1 | kHz | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V},$ $C_{b} = 100 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$ | | 100 Note 1 | kHz | | | | $2.4 \; V \leq V_{DD} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega$ | | 100 Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $\begin{aligned} 4.0 & \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$ | 1200 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 1200 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq V_{DD} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 4600 | | ns | | | | $ \begin{aligned} &2.7 \; V \leq V_{DD} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 4600 | | ns | | | | $2.4 \ V \leq V_{DD} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$ | 4600 | | ns | | Hold time when SCLr = "H" | thigh | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 620 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 500 | | ns | | | | $ \begin{aligned} &4.0 \; \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &C_{\text{b}} = 100 \; \text{pF}, \; R_{\text{b}} = 2.8 \; \text{k}\Omega \end{aligned} $ | 2700 | | ns | | | | $\label{eq:section} \begin{split} &2.7 \; V \leq V_{DD} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 2400 | | ns | | | | $2.4 \; V \leq V_{DD} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega$ | 1830 | | ns | #### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +125°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) (2/2) | Parameter | Symbol | Conditions | HS (high-speed m | nain) mode | Unit | |-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------|------| | | | | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $\begin{aligned} 4.0 & \ V \le V_{DD} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 1/f <sub>MCK</sub> + 340 Note 1 | | ns | | | | $\label{eq:controller} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V, \\ C_{b} &= 50 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$ | 1/f <sub>MCK</sub> + 340 Note 2 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq V_{DD} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 760 Note 2 | | ns | | | | eq:second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-seco | 1/f <sub>MCK</sub> + 760 Note 2 | | ns | | | | $\label{eq:controller} \begin{split} 2.4 & \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 & \ V \leq V_b \leq 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 1/f <sub>MCK</sub> + 570 Note 2 | | ns | | Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 0 | 770 | ns | | | | $\label{eq:controller} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_{b} \le 2.7 \ V, \\ C_{b} = 50 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$ | 0 | 770 | ns | | | | $ \begin{aligned} &4.0 \; V \leq V_{DD} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 0 | 1420 | ns | | | | $\label{eq:controller} \begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 0 | 1420 | ns | | | | $\label{eq:section} \begin{split} 2.4 & \ V \le V_{DD} < 3.3 \ V, \\ 1.6 & \ V \le V_{b} \le 2.0 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 5.5 \ k\Omega \end{split}$ | 0 | 1215 | ns | **Note 1.** The value must also be equal to or less than fMCK/4. Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) **Note 2.** Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". ## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) Remark 1. Rb [ $\Omega$ ]: Communication line (SDAr, SCLr) pull-up resistance, Cb [F]: Communication line (SDAr, SCLr) load capacitance, Vb [V]: Communication line voltage **Remark 2.** r: IIC number (r = 00, 01), g: PIM, POM number (g = 1) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0), n: Channel number (n = 0), mn = 00, 01) ## 3.6 Analog Characteristics ## 3.6.1 Programmable gain instrumentation amplifier and 24-bit $\Delta\Sigma$ A/D converter #### (1) Analog input in differential input mode (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------|--------|-------------------------------------------|-------------------------|------------------|-------------------------|------| | Full-scale differential input voltage range | VID | VID = (PGAxP - PGAxN) (x = 0 to 3) | | ± 800<br>/Gtotal | | mV | | Input voltage range | Vı | Each of PGAxP and PGAxN pins (x = 0 to 3) | 0.2 | | 1.8 | V | | Common mode input voltage | Vсом | dofr = 0 mV | 0.2+( VID X<br>GSET1)/2 | | 1.8-( VID X<br>GSET1)/2 | V | | Input bias current | lin | Vi = 1.0 V | | | ± 50 | nA | | Input offset current | INOFR | Vi = 1.0 V | | | ± 20 | nA | #### (2) Analog input in single-ended input mode (Ta = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------|--------|------------------------------|------|------|------|------| | Input voltage range | Vı | Each of PGAxP and PGAxN pins | 0.2 | | 1.8 | V | | | | (x = 0 to 3) | | | | | | | | GSET1 = 1, GSET2 = 1 | | | | | | Input bias current | lin | VI = 1.0 V | | | ± 50 | nA | ### (3) Programmable gain instrumentation amplifier and 24-bit $\Delta\Sigma$ A/D converter (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used, in differential input mode) (1/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|---------------------------------|------------|---------------|------------|------| | Resolution | RES | | | | 24 | bit | | Sampling frequency | fs1 | Normal mode | | 1 | | MHz | | | fs2 | Low power mode | | 0.125 | | MHz | | Output data rate | fDATA1 | Normal mode | 0.48828 | | 15.625 | ksps | | | fDATA2 | Low power mode | 61.03615 | | 1953.125 | sps | | Gain setting range | GTOTAL | GTOTAL = GSET1 × GSET2 | 1 | | 64 | V/V | | 1st gain setting range | GSET1 | In differential input mode only | | 1, 2, 3, 4, 8 | | V/V | | 2nd gain setting range | GSET2 | In differential input mode only | | 1, 2, 4, 8 | | V/V | | Offset adjustment bit range | dоffв | | | 5 | | bit | | Offset adjustment range | dofr | Referred to input | -164/GSET1 | | +164/GSET1 | mV | | Offset adjustment steps | dors | Referred to input | | 11/GSET1 | | mV | (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, normal mode: fs1 = 1 MHz, FDATA1 = 3.90625 ksps, low-power mode: fs2 = 0.125 MHz, FDATA2 = 488.28125 sps, SBIAS = 1.2 V, dofr = 0 mV, Vcom = 1.0 V, external clock input used, in differential input mode) (2/2) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------|--------|------------------------------------------------------------------------------------|------|---------|---------|--------| | Gain error | Eg | TA = 25°C GSET1 = 1, GSET2 = 1 Excluding SBIAS error | | ±0.2 | ±2.7 | % | | | | TA = 25°C GSET1 = 8, GSET2 = 4 Excluding SBIAS error | | ±0.1 | | % | | Gain drift <sup>Note</sup> | dEG | GSET1 = 1, GSET2 = 1<br>Excluding SBIAS drift | | (5.6) | (22.0) | ppm/°C | | | | GSET1 = 8, GSET2 = 4<br>Excluding SBIAS drift | | (9.1) | | ppm/°C | | Offset error | Eos | TA = 25°C GSET1 = 1, GSET2 = 1 Referred to input | | ±0.32 | ±2.90 | mV | | | | TA = 25°C<br>GSET1 = 8, GSET2 = 4<br>Referred to input | | ±0.03 | | mV | | Offset drift Note | dEos | GSET1 = 1, GSET2 = 1<br>Referred to input | | (±0.02) | (±6.00) | μV/°C | | | | GSET1 = 8, GSET2 = 4<br>Referred to input | | (±0.02) | | μV/°C | | SND ratio | SNDR | GSET1 = 1, GSET2 = 1, fIN = 50 Hz<br>Normal mode, pin = -1 dBFS | (82) | (85) | | dB | | | | GSET1 = 8, GSET2 = 4, fIN = 50 Hz<br>Normal mode, pin = -1 dBFS | (73) | (80) | | dB | | Noise | Vn | GSET1 = 1, GSET2 = 1, OSR = 2048 | | (13) | | μVRms | | | | GSET1 = 8, GSET2 = 4, OSR = 2048 | | (0.6) | | μVRms | | Integral non-linearity error | INL | GSET1 = 1, GSET2 = 1, OSR = 2048 | | (±10) | | ppmFS | | Common mode rejection ratio | CMRR | VCOM = 1.0 ± 0.8 V, fin = 50 Hz<br>GSET1 = 1, GSET2 = 1<br>Differential input mode | (72) | (90) | | dB | | Power supply rejection ratio | PSRR | AVDD = 2.7 to 5.5 V<br>GSET1 = 1, GSET2 = 1<br>Differential input mode | | (85) | | dB | | $\Delta\Sigma$ A/D converter input clock frequency | fADC | | 3.8 | 4 | 4.2 | MHz | **Note** Calculate the gain drift and offset drift by using the following expression (for 125°C products): For gain drift: $(MAX(Eg(T_{(-40)} \text{ to } T_{(125)})) - MIN(Eg(T_{(-40)} \text{ to } T_{(125)}))) / (125^{\circ}C - (-40^{\circ}C))$ For offset drift: (MAX(Eos(T(-40) to T(125))) - MIN(Eos(T(-40) to T(125)))) / (125°C -(-40°C)) MAX(Eg(T(-40) to T(125))): The maximum value of gain error when the temperature range is -40°C to 125°C MIN(Eg(T(-40) to T(125))): The minimum value of gain error when the temperature range is -40°C to 125°C MAX(Eos(T(-40) to T(125))): The maximum value of offset error when the temperature range is -40°C to 125°C MIN(Eos(T(-40) to T(125))): The minimum value of offset error when the temperature range is -40°C to 125°C **Remark** In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. ## 3.6.2 Sensor power supply (SBIAS) (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V, Cout = 0.22 $\mu\text{F},$ Vout = 1.0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|--------|------------------------------------------------------------|------|------|------|------| | Output voltage range | Vоит | | 0.5 | | 2.2 | V | | Output voltage setting steps | VSTEP | | | 0.1 | | V | | Output voltage precision | VA | IOUT = 1 mA | (-3) | | (+3) | % | | Maximum output current | Іоит | | 5 | | | mA | | Short circuit current | ISHORT | Vout = 0 V | | 40 | 65 | mA | | Load regulation | LR | 1 mA ≤ lout ≤ 5 mA | | | (15) | mV | | Power supply rejection ratio | PSRR | AVDD = 5.0 V + 0.1 Vpp ripple<br>f = 100 Hz, Iout = 2.5 mA | (45) | (50) | | dB | **Remark** In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. ## 3.6.3 Temperature sensor (Ta = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|--------|------------|------|-------|------|-------| | Temperature coefficient for sensor | TCsns | | | (756) | | μV/°C | | Sensor output voltage | Vтемр | TA = 25°C | | 226.4 | | mV | **Remark** In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. ### 3.6.4 A/D converter characteristics (1) When positive reference voltage (+) = AVDD (ADREFP1 = 0, ADREFP0 = 0), negative reference voltage (-) = AVSS (ADREFM = 0), pins subject to A/D conversion: ANI0 to ANI9 and SBIAS (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V, positive reference voltage (+) = AVDD, negative reference voltage (-) = AVss) | Parameter | Symbol | Condition | S | MIN. | TYP. | MAX. | Unit | |-------------------------------------|--------|---------------------|---------------------------------------------------------------|--------|------|------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | $4.0 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | | 1.2 | ±6.5 | LSB | | | | ANI0 to ANI9, SBIAS | $2.7 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $4.0 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | 2.125 | | 39 | μS | | | | | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution | $4.0~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±0.50 | %FSR | | | | ANI0 to ANI9, SBIAS | $2.7 \text{ V} \le \text{AV}_{\text{DD}} \le 5.5 \text{ V}$ | | | ±0.60 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution | $4.0 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | | | ±0.50 | %FSR | | | | ANI0 to ANI9, SBIAS | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution | $4.0~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±3.5 | LSB | | | | ANI0 to ANI9, SBIAS | $2.7 \text{ V} \leq \text{AV}_{\text{DD}} \leq 5.5 \text{ V}$ | | | ±4.0 | LSB | | Differential linearity error Note 1 | DLE | 10-bit resolution | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI0 to ANI9 | | AVss | | AV <sub>DD</sub> | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. Caution The number of pins depends on the product. For details, see a list of pin functions. (2) When positive reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), negative reference voltage (-) = AVss (ADREFM = 0), pins subject to A/D conversion: ANI0 to ANI9 and SBIAS (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, positive reference voltage (+) = VBGR, negative reference voltage (-) = AVSS) | Parameter | Symbol | Condi | tions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|------------------|-------------------------------------------------------------|-------------------------------------------------------------------|------|-----------------------|------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.7~V \le AV_{DD} \le 5.5~V$ | 17 | | 39 | μS | | Zero-scale error Notes 1, 2 | Ezs | 8-bit resolution | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 8-bit resolution | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±2.0 | LSB | | Differential linearity error<br>Note 1 | DLE | 8-bit resolution | $2.7~\textrm{V} \leq \textrm{AV}_\textrm{DD} \leq 5.5~\textrm{V}$ | | | ±1.0 | LSB | | Internal reference voltage (+) | V <sub>BGR</sub> | $2.7~\text{V} \leq \text{AV}_{\text{DD}} \leq 5.5~\text{V}$ | | \ | / <sub>BGR</sub> Note | 3 | V | | Analog input voltage | Vain | ANI0 to ANI9 | | 0 | | V <sub>BGR</sub> | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. Note 3. See the Internal reference voltage characteristics. ## 3.6.5 12-bit D/A converter #### (1) When positive reference voltage (+) = AVDD (DACVRF = 0) (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVss = Vss = 0 V, positive reference voltage (+) = AVDD) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|--------|---------------------------------------------------------------------|------|------|------------------------|------| | Resolution | DARES | | | | (12) | bit | | Output voltage range | DAOUT | 12-bit resolution | 0.35 | | AV <sub>DD</sub> -0.47 | V | | Integral non-linearity error | DAILE | 12-bit resolution | | | ±4.0 | LSB | | Differential non-linearity error | DADLE | 12-bit resolution | | | ±1.0 | LSB | | Offset error | DAErr | 12-bit resolution | | | ±30 | mV | | Gain error | DAEG | 12-bit resolution | | | ±20 | mV | | Settling time | DAtset | 12-bit resolution, $CL = 50 \text{ pF}$ , $RL = 10 \text{ k}\Omega$ | | | (60) | μs | Remark 1. In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. Remark 2. The 12-bit D/A converter characteristics are the values obtained with the configurable amplifier connected. ## (2) When positive reference voltage (+) = internal reference voltage (DACVRF = 1) #### (TA = -40 to +125°C, 2.7 V ≤ AVDD = VDD ≤ 5.5 V, AVSS = VSS = 0 V, positive reference voltage (+) = VREFDA) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|--------|--------------------------------------------------------------------|------|------|--------|------| | Resolution | DARES | | | | (8) | bit | | Internal reference voltage | VREFDA | 8-bit resolution | 1.34 | 1.45 | 1.54 | V | | Output voltage range | DAOUT | 8-bit resolution | 0.35 | | VREFDA | V | | Integral non-linearity error | DAILE | 8-bit resolution | | | ±1.0 | LSB | | Differential non-linearity | DADLE | 8-bit resolution | | | ±1.0 | LSB | | error | | | | | | | | Offset error | DAErr | 8-bit resolution | | | ±30 | mV | | Gain error | DAEG | 8-bit resolution | | | ±20 | mV | | Settling time | DAtset | 8-bit resolution, $CL = 50 \text{ pF}$ , $RL = 10 \text{ k}\Omega$ | | | (60) | μs | Remark 1. In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. Remark 2. The 12-bit D/A converter characteristics are the values obtained with the configurable amplifier connected. Remark 3. Offset error and gain error do not include error in the internal reference voltage. ## 3.6.6 Configurable amplifier (TA = -40 to +125°C, 2.7 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V, VCOM = 1/2 AVDD, internally connected voltage follower) AMP0 configuration SW setting: Positive (+) pin = ANX1, negative (-) pin = ANX0 AMP1 configuration SW setting: Positive (+) pin = ANX3, negative (-) pin = ANX2 AMP2 configuration SW setting: Positive (+) pin = ANX5, negative (-) pin = ANX4 | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|--------|------------------------------------------------------------------------|---------------------------|---------------------------|---------------|--------| | Input voltage | Vin | | AVss | | AVdd | V | | Output voltage | VoL | IL= -1 mA, AVDD = 2.7 to 5.5 V | | AVss<br>+0.02 | AVss<br>+0.07 | V | | | Vон | IL= 1 mA, AV <sub>DD</sub> = 2.7 to 5.5 V | AV <sub>DD</sub><br>-0.15 | AV <sub>DD</sub><br>-0.02 | | V | | Maximum output current | Іоит | $4.5 \text{ V} \le \text{AVdd} \le 5.5 \text{ V}$ | ±10 | | | mA | | | | $2.7 \text{ V} \le \text{AVdd} \le 5.5 \text{ V}$ | ±5 | | | mA | | Input-referred offset voltage | Voff | TA = 25°C without trimming IL = 0 mA, VCOM = 1.0 V | | ±1 | ±4 | mV | | | | TA = 25°C with trimming<br>IL = 0 mA, VCOM = 1.0 V | | | ±0.35 | mV | | Temperature coefficient for inputreferred offset voltage | Vотс | IL = 0 mA | | (±2) | (±8) | μV/°C | | Slew rate | SR1 | Normal mode $CL = 50$ pF, $RL = 10$ k $\Omega$ | | (0.1) | | V/µs | | | SR2 | High-speed mode $C_L = 50$ pF, $R_L = 10$ kΩ | | (0.8) | | V/µs | | Gain bandwidth | GBW1 | Normal mode $C_L = 50 \text{ pF, } R_L = 10 \text{ k}\Omega$ | | (350) | | kHz | | | GBW2 | High-speed mode $C_L = 50$ pF, $R_L = 10$ kΩ | | (1.8) | | MHz | | Phase margin | θМ1 | Normal mode $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega$ | | (70) | | deg | | | θМ2 | High-speed mode $C_L = 50$ pF, $R_L = 10$ k $\Omega$ | | (60) | | deg | | Settling time | tset1 | Normal mode $CL = 50$ pF, $RL = 10$ k $\Omega$ | | (20) | | μs | | | tset2 | High-speed mode $CL = 50$ pF, $RL = 10$ k $\Omega$ | | (10) | | μs | | Peak-to-peak voltage noise | Enb | 0.1 to 10 Hz<br>Normal mode<br>CL = 50 pF, RL = 10 k $\Omega$ | | (2.0) | | μVrms | | Input-referred noise | En | f = 1 kHz<br>Normal mode<br>CL = 50 pF, RL = 10 k $\Omega$ | | (70) | | nV/√Hz | | Common mode rejection ratio | CMRR | $f = 1 \text{ KHz}$ , $CL = 50 \text{ pF}$ , $RL = 10 \text{ k}\Omega$ | | (70) | | dB | | Power supply rejection ratio | PSRR | $2.7~V \le AVDD \le 5.5~V$ $CL = 50~pF,~RL = 10~k\Omega$ | | (62) | | dB | (Remarks are listed on the next page.) - Remark 1. In the ratings column, values in parentheses are the target design values and therefore are not tested for shipment. - **Remark 2.** The TYP. conditions are the conditions when $TA = 25^{\circ}C$ and AVDD = 5.0 V. - Remark 3. Unless otherwise specified, offset trimming has proceeded. - Remark 4. Unless otherwise specified, values are for operation in normal mode. ## 3.6.7 POR characteristics #### $(TA = -40 \text{ to } +125^{\circ}C, Vss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|-----------------------------------------|------|------|------|------| | Power on/down reset threshold | VPOR | Voltage threshold on VDD rising | 1.48 | 1.56 | 1.62 | V | | | VPDR | Voltage threshold on VDD falling Note 1 | 1.47 | 1.55 | 1.61 | V | | Minimum pulse width Note 2 | Tpw | | 300 | | | μS | - **Note 1.** However, when the operating voltage falls while the LVD is off, enter STOP mode, or enable the reset status using the external reset pin before the voltage falls below the operating voltage range shown in 3.4 AC Characteristics. - Note 2. Minimum time required for a POR reset when VDD exceeds below VPDR. This is also the minimum time required for a POR reset from when VDD exceeds below 0.7 V to when VDD exceeds VPOR while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). ## 3.6.8 LVD characteristics ## (1) LVD detection voltage in reset mode and interrupt mode (TA = -40 to +125°C, VPDR $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Pa | rameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | |---------------------|----------------------|--------|--------------|-------------|------|------|------|---| | Voltage detection | Supply voltage level | VLVD0 | Rising edge | 4.62 | 4.74 | 4.94 | V | | | threshold | | | Falling edge | 4.52 | 4.64 | 4.84 | V | | | | | VLVD1 | Rising edge | 4.50 | 4.62 | 4.82 | V | | | | | | Falling edge | 4.40 | 4.52 | 4.71 | V | | | | | VLVD2 | Rising edge | 4.30 | 4.42 | 4.61 | V | | | | | | Falling edge | 4.21 | 4.32 | 4.51 | V | | | | | | VLVD3 | Rising edge | 3.13 | 3.22 | 3.39 | V | | | | | Falling edge | 3.07 | 3.15 | 3.31 | V | | | | | VLVD4 | Rising edge | 2.95 | 3.02 | 3.17 | V | | | | | | Falling edge | 2.89 | 2.96 | 3.09 | V | | | | | VLVD5 | Rising edge | 2.74 | 2.81 | 2.95 | V | | | | | | Falling edge | 2.68 | 2.75 | 2.88 | V | | | | | VLVD6 | Rising edge | 2.55 | 2.61 | 2.74 | V | | | | | | Falling edge | 2.49 | 2.55 | 2.67 | V | | | Minimum pulse wid | dth | tLW | | 300 | | | μS | | | Detection delay tim | ne | | | | | 300 | μS | | ## (2) LVD detection voltage in interrupt & reset mode (Ta = -40 to +125°C, VPDR $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | | Cond | itions | MIN. | TYP. | MAX. | Unit | |-------------------|--------|--------|------------------------------|------------------------------|------|------|------|------| | Voltage detection | VLVDD6 | VPOC2, | VPOC1, VPOC0 = 0, 0, 0, fal | lling reset voltage | 2.49 | 2.55 | 2.67 | V | | threshold | VLVDD4 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.95 | 3.02 | 3.17 | V | | | | | | Falling interrupt voltage | 2.89 | 2.96 | 3.09 | V | | | VLVDD3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.13 | 3.22 | 3.39 | V | | | | | | Falling interrupt voltage | 3.07 | 3.15 | 3.31 | V | | | VLVDD5 | VPOC2, | VPOC1, VPOC0 = 0, 0, 1, fall | lling reset voltage | 2.68 | 2.75 | 2.88 | V | | | VLVDD2 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 4.30 | 4.42 | 4.61 | V | | | | | | Falling interrupt voltage | 4.21 | 4.32 | 4.51 | V | | | VLVDD5 | VPOC2, | VPOC1, VPOC0 = 0, 1, 0, fall | lling reset voltage | 2.68 | 2.75 | 2.88 | V | | | VLVDD1 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 4.50 | 4.62 | 4.82 | V | | | | | | Falling interrupt voltage | 4.40 | 4.52 | 4.71 | V | | | VLVDD5 | VPOC2, | VPOC1, VPOC0 = 0, 1, 1, fal | lling reset voltage | 2.68 | 2.75 | 2.88 | V | | | VLVDD3 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 3.13 | 3.22 | 3.39 | V | | | | | | Falling interrupt voltage | 3.07 | 3.15 | 3.31 | V | | | VLVDD0 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 4.62 | 4.74 | 4.94 | V | | | | | | Falling interrupt voltage | 4.52 | 4.64 | 4.84 | V | <R> ## 3.6.9 Power supply voltage rising slope characteristics #### $(TA = -40 \text{ to } +125^{\circ}C, Vss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | SVDD | | | | 50 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics. ## 3.7 RAM Data Retention Characteristics ### $(TA = -40 \text{ to } +125^{\circ}C, Vss = 0 \text{ V}))$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|-----------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.47 Notes 1, 2 | | 5.5 | V | **Note 1.** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected. Note 2. Enter STOP mode before the supply voltage falls below the recommended operating voltage. ## 3.8 Flash Memory Programming Characteristics ### (Ta = -40 to +125°CNote 4, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|----------------------------------------------------|---------|-----------|------|-------| | System clock frequency | fclk | $2.4 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 1 | | 24 | MHz | | Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr | Retained for 20 years TA = 85°C <sup>Note 5</sup> | 1,000 | | | Times | | Number of data flash rewrites<br>Notes 1, 2, 3 | | Retained for 1 year TA = 25°CNote 5 | | 1,000,000 | | | | | | Retained for 5 years TA = 85°CNote 5 | 100,000 | | | | | | | Retained for 20 years TA = 85°CNote 5 | 10,000 | | | | Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. Note 2. When using flash memory programmer and Renesas Electronics self-programming library **Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. **Note 4.** The range is from TA = -40 to +105°C when if the flash memory programmer is in use. **Note 5.** This temperature is the average value at which data are retained. <R> <R> <R> ## 3.9 Dedicated Flash Memory Programmer Communication (UART) #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | ## 3.10 Timing for Switching Flash Memory Programming Modes #### (TA = -40 to +105°C, 2.4 V $\leq$ AVDD = VDD $\leq$ 5.5 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------| | How long from when an external reset ends until the initial communication settings are specified | tsuinit | POR and LVD reset must end before the external reset ends. | | | 100 | ms | | How long from when the TOOL0 pin is placed at the low level until an external reset ends | tsu | POR and LVD reset must end before the external reset ends. | 10 | | | μS | | How long the TOOL0 pin must be kept at the low level after an external reset ends (excluding the processing time of the firmware to control the flash memory) | tHD | POR and LVD reset must end before the external reset ends. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset ends (POR and LVD reset must end before the external reset ends). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. Remark tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end. tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends thd: How long to keep the TOOL0 pin at the low level from when the external resets end (excluding the processing time of the firmware to control the flash memory) ## 4. PACKAGE DRAWINGS ## 4.1 32-pin products R5F11CBCGNA, R5F11CBCMNA | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|---------------|---------------| | P-HVQFN32-5x5-0.50 | PVQN0032KE-A | P32K9-50B-BAH | 0.058 | | Referance | Dimens | sion in Mil | limeters | |----------------|--------|-------------|----------| | Symbol | Min | Nom | Max | | D | — | 4.75 | | | E | | 4.75 | | | А | | _ | 0.90 | | A <sub>1</sub> | 0.00 | | | | b | 0.20 | 0.25 | 0.30 | | е | | 0.50 | | | Lp | 0.30 | 0.40 | 0.50 | | х | _ | _ | 0.10 | | у | | | 0.05 | | H <sub>D</sub> | 4.95 | 5.00 | 5.05 | | HE | 4.95 | 5.00 | 5.05 | | Z <sub>D</sub> | | 0.75 | | | Z <sub>E</sub> | | 0.75 | | | c <sub>2</sub> | 0.19 | 0.20 | 0.21 | | D <sub>2</sub> | | 3.30 | | | E <sub>2</sub> | | 3.30 | | | | | | | ## 4.2 36-pin products R5F11CCCGBG, R5F11CCCMBG | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|---------------|---------------| | P-TFBGA36-4x4-0.50 | PTBG0036KA-A | P36F1-50-AA6 | 0.027 | | Referance | Dimension in Millimeters | | | | | |----------------|--------------------------|------|------|--|--| | Symbol | Min | Nom | Max | | | | D | 3.90 | 4.00 | 4.10 | | | | Е | 3.90 | 4.00 | 4.10 | | | | А | | | 1.10 | | | | A <sub>1</sub> | 0.17 | 0.22 | 0.27 | | | | е | | 0.50 | | | | | b | 0.26 | 0.31 | 0.36 | | | | х | | | 0.05 | | | | У | | | 0.08 | | | | У1 | | | 0.20 | | | | Z <sub>D</sub> | | 0.75 | | | | | ZE | | 0.75 | | | | | W | | | 0.20 | | | | REVISION HISTORY | RL78/I1E Datasheet | |------------------|--------------------| |------------------|--------------------| | Rev. | Date | Description | | |------|--------------|-------------|-----------------------------------------------------------------------------------| | | | Page | Summary | | 1.10 | Jun 30, 2016 | 4 | Addition of products name in 1.3.1 32-pin products | | | | 5 | Addition of products name in 1.3.2 36-pin products | | | | 10 | Change of DTC in 1.6 Outline of Functions | | | | 10 | Addition of Note1 in 1.6 Outline of Functions | | | | 43 | Change of 2.5.1 (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI | | | | | mode) (slave mode, SCKp external clock in input) | | | | 57 | Change of 2.7 RAM Data Retention Characteristics | | | | 57 | Change of 2.8 Flash Memory Programming Characteristics | | | | 62 | Change of 3.2.2 On-chip oscillator characteristics | | | | 91 | Change of 3.5.1 (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI | | | | | mode) (slave mode, SCKp external clock in input) | | | | 105 | Change of 3.7 RAM Data Retention Characteristics | | | | 105 | Change of 3.8 Flash Memory Programming Characteristics | | 1.00 | Jul 31, 2015 | _ | First Edition issued | All trademarks and registered trademarks are the property of their respective owners. #### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. - range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and egulations and follow the procedures required by such laws and regulations - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics #### SALES OFFICES ### Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Treireads Electronics from Knotig Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco t 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141