# 256K × 16 Static RAM #### **Features** - Temperature range: - □ Commercial: 0 °C to 70 °C - □ Automotive-A: –40 °C to 85 °C - High speed - $\Box$ $t_{AA} = 15 \text{ ns}$ - Low active power - Low CMOS standby power □ 2.75 mW (max.) - 2.0 V data retention (400 µW at 2.0 V retention) - Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE and OE features - Available in Pb-free and non Pb-free 44-pin TSOP II and molded 44-pin (400-Mil) SOJ packages ## **Functional Description** The CY7C1041BN is a high-performance CMOS static RAM organized as 262,144 words by 16 bits. Writing to the device is accomplished by taking Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable $\overline{(BLE)}$ is LOW, then data from I/O pins $\overline{(I/O_0)}$ through I/O<sub>7</sub>), is written into the location specified on the address pins $\overline{(A_0)}$ through $\overline{(A_{17})}$ . If Byte High Enable $\overline{(BHE)}$ is LOW, then data from I/O pins $\overline{(I/O_8)}$ through I/O<sub>15</sub>) is written into the location specified on the address pins $\overline{(A_0)}$ through $\overline{(A_{17})}$ . Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1041BN is available in a standard 44-pin 400-mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout. For a complete list of related documentation, click here. # **Logic Block Diagram** # CY7C1041BN #### **Contents** | Selection Guide | 3 | |--------------------------------|---| | Pin Configurations | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | | | Capacitance | | | AC Test Loads and Waveforms | | | Data Retention Characteristics | 5 | | Data Retention Waveform | 5 | | Switching Characteristics | 6 | | Switching Waveforms | 7 | | Truth Table | | | Ordering information | | |-----------------------------------------|----| | Ordering Code Definitions | 11 | | Package Diagram | 12 | | Acronyms | 13 | | Document Conventions | 13 | | Units of Measure | 13 | | Document History Page | 14 | | Sales, Solutions, and Legal Information | 15 | | Worldwide Sales and Design Support | 15 | | Products | 15 | | PSoC®Solutions | 15 | | Cypress Developer Community | 15 | | Technical Support | | ## **Selection Guide** | Description | -15 | -20 | Unit | | |--------------------------------------|--------------|-----|------|----| | Maximum access time | | 15 | 20 | ns | | Maximum operating current Commercial | | | 170 | mA | | | Automotive-A | _ | 190 | - | | Maximum CMOS standby current | Commercial | 0.5 | 0.5 | mA | | | Automotive-A | _ | 6 | | # **Pin Configurations** # **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ......–55 °C to +125 °C Supply voltage on $V_{CC}$ to relative GND<sup>[1]</sup> .....-0.5 V to +7.0 V DC voltage applied to outputs in High Z State $^{[1]}$ .....-0.5 V to $V_{CC}$ + 0.5 V | DC input voltage [1] | 0.5 V to V <sub>CC</sub> + 0.5 V | |----------------------------|----------------------------------| | Current into outputs (LOW) | 20 mA | # **Operating Range** | Range | Ambient Temperature [2] | V <sub>CC</sub> | |--------------|-------------------------|-----------------| | Commercial | 0 °C to +70 °C | 5 V ± 0.5 | | Automotive-A | –40 °C to +85 °C | | #### **Electrical Characteristics** Over the Operating Range | Doromotor | Description | Toot Cond | itiono | | -15 -20 | | | Unit | |--------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|-----------------------|------------|-----------------------|------| | Parameter | Description | rest cond | Test Conditions | | | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | Min $V_{CC}$ , $I_{OH} = -4.0$ | mA | 2.4 | - | 2.4 | - | V | | $V_{OL}$ | Output LOW voltage | Min $V_{CC}$ , $I_{OL}$ = 8.0 n | nA | _ | 0.4 | _ | 0.4 | V | | V <sub>IH</sub> <sup>[1]</sup> | Input HIGH voltage | _ | | 2.2 | V <sub>CC</sub> + 0.5 | 2.2 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> <sup>[1]</sup> | Input LOW voltage | _ | | -0.5 | 0.8 | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input load current | $GND \leq V_{IN} \leq V_{CC}$ | | <b>–</b> 1 | +1 | -1 | +1 | μA | | I <sub>OZ</sub> | Output leakage current | $\begin{array}{l} \text{GND} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}}, \\ \text{Disabled} \end{array}$ | Output | <b>–</b> 1 | +1 | <b>–</b> 1 | +1 | μA | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | Max V <sub>CC</sub> , | Commercial | _ | 190 | _ | 170 | mA | | | | $f = f_{MAX} = 1/t_{RC}$ | Automotive-A | _ | _ | _ | 190 | mA | | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $\begin{array}{c} \text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V} \end{array}$ | L, f = f <sub>MAX</sub> | - | 40 | _ | 40 | mA | | I <sub>SB2</sub> | Automatic CE power-down | Max V <sub>CC</sub> , | Commercial | - | 0.5 | - | 0.5 | mA | | | current – CMOS inputs | $CE \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V},$<br>or $V_{IN} \le 0.3 \text{ V},$ f = 0 | Automotive-A | _ | _ | _ | 6 | mA | V<sub>IL</sub> (min.) = -2.0 V for pulse durations of less than 20 ns. T<sub>A</sub> is the case temperature. # Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|-------------------|-------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | I/O capacitance | | 8 | pF | #### **AC Test Loads and Waveforms** Figure 1. AC Test Loads and Waveforms Equivalent to: Thé venin Equivalent Output $O \longrightarrow V$ 1.73 V #### **Data Retention Characteristics** Over the Operating Range (Commercial only) | Parameter | Description | Conditions <sup>[4]</sup> | Min | Max | Unit | |---------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------|-----|------| | V <sub>DR</sub> | V <sub>CC</sub> for data retention | - | 2.0 | - | V | | I <sub>CCDR</sub> | Data retention current | $\underline{V_{CC}} = V_{DR} = 2.0 \text{ V},$ | _ | 200 | μΑ | | t <sub>CDR</sub> <sup>[5]</sup> | Chip deselect to data retention time | $\overrightarrow{CE} \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | 0 | _ | ns | | t <sub>R</sub> <sup>[6]</sup> | Operation recovery time | | t <sub>RC</sub> | _ | ns | ## **Data Retention Waveform** Figure 2. Data Retention Waveform - Tested initially and after any design or process changes that may affect these parameters. - No input may exceed V<sub>CC</sub> + 0.5 V. - 5. Tested initially and after any design or process changes that may affect these parameters. - 6. $t_r \le 3$ ns for the -15 speed. $t_r \le 5$ ns for the -20 and slower speeds. ## **Switching Characteristics** Over the Operating Range | <b>D</b> | B | - | 15 | -20 | | | |--------------------|-------------------------------------------------------------------|----------|-----|-----|-----|------| | Parameter [7] | Description | Min | Max | Min | Max | Unit | | Read Cycle | | <u>'</u> | • | • | • | | | t <sub>power</sub> | ower V <sub>CC</sub> (typical) to the first access <sup>[8]</sup> | | _ | 1 | _ | μS | | t <sub>RC</sub> | Read cycle time | 15 | _ | 20 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 15 | _ | 20 | ns | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 15 | _ | 20 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 7 | _ | 8 | ns | | t <sub>LZOE</sub> | OE LOW to low Z | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z [9, 10] | _ | 7 | _ | 8 | ns | | t <sub>LZCE</sub> | CE LOW to low Z [10] | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z [9, 10] | _ | 7 | _ | 8 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down | _ | 15 | _ | 20 | ns | | t <sub>DBE</sub> | Byte enable to data valid | _ | 7 | _ | 8 | ns | | t <sub>LZBE</sub> | Byte enable to low Z | 0 | _ | 0 | _ | ns | | t <sub>HZBE</sub> | Byte disable to high Z | _ | 7 | _ | 8 | ns | | Write Cycle [11 | , 12] | | | | | | | t <sub>WC</sub> | Write cycle time | 15 | _ | 20 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 12 | _ | 13 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 12 | _ | 13 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 12 | _ | 13 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 8 | _ | 9 | _ | ns | | t <sub>HD</sub> | Data hold from write end | | _ | 0 | _ | ns | | t <sub>LZWE</sub> | [10] | | - | 3 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z [13, 14] | _ | 7 | _ | 8 | ns | | t <sub>BW</sub> | Byte enable to end of write | 12 | _ | 13 | _ | ns | - 7. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - 8. This part has a voltage regulator which steps down the voltage from 5 V to 3.3 V internally. t<sub>power</sub> time has to be provided initially before a read/write operation is started. 9. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 1 on page 5. Transition is measured ±500 mV from steady-state voltage. 10. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. - 12. The minimum write cycle time for Write Cycle No. 3 (WE Controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. 13. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. 14. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 1 on page 5. Transition is measured ±500 mV from steady-state voltage. <sup>11.</sup> The internal write time of the memory is defined by the overlap of $\overline{\text{CE}}$ LOW, and $\overline{\text{WE}}$ LOW. $\overline{\text{CE}}$ and $\overline{\text{WE}}$ must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. # **Switching Waveforms** Figure 3. Read Cycle No. 1 [15, 16] Figure 4. Read Cycle No. 2 ( $\overline{\text{OE}}$ Controlled) [16, 17] <sup>15. &</sup>lt;u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u>, and/or <u>BHE</u> = V<sub>IL</sub>. 16. <u>WE</u> is HIGH for read cycle. 17. Address valid prior to or coincident with <u>CE</u> transition LOW. # Switching Waveforms (continued) Figure 5. Write Cycle No. 1 (CE Controlled) [18, 19] Figure 6. Write Cycle No. 2 (BLE or BHE Controlled) <sup>18.</sup> Data I/O is high impedance if OE or BHE and/or BLE= V<sub>IH</sub>. 19. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. # Switching Waveforms (continued) Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) [20] #### Note <sup>20.</sup> The minimum write cycle pulse width should be equal to the sum of tsD and tHZWE. # **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | Х | Х | High Z | High Z | Power-down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data out | High Z | Read lower bits only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | High Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data in | High Z | Write lower bits only | Active (I <sub>CC</sub> ) | | L | Х | L | Н | L | High Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, Outputs disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Selected, output disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at <a href="http://www.cypress.com/go/datasheet/offices">http://www.cypress.com/go/datasheet/offices</a>. | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|-------------------|-----------------|---------------------|--------------------| | 20 | CY7C1041BN-20ZSXA | 51-85087 | 44-pin TSOP Type II | Automotive-A | #### **Ordering Code Definitions** # **Package Diagram** Figure 8. 44-pin TSOP Z44-II Package Outline, 51-85087 # **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | BHE | Byte High Enable | | BLE | Byte Low Enable | | CE | Chip Enable | | CMOS | Complementary Metal Oxide Semiconductor | | I/O | Input/Output | | ŌĒ | Output Enable | | SRAM | Static Random Access Memory | | TSOP | Thin Small Outline Package | | WE | Write Enable | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μA | microampere | | | | | mA | milliampere | | | | | mV | millivolt | | | | | mW | milliwatt | | | | | ns | nanosecond | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Title: CY7C1041BN, 256K × 16 Static RAM Document Number: 001-06496 | | | | | | |-----------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 424111 | NXR | See ECN | New data sheet. | | | *A | 498575 | NXR | See ECN | Added Automotive-A Temperature Range related information in all instances across the document. Updated Ordering Information. | | | *B | 2897061 | AJU | 03/22/10 | Updated Ordering Information: Removed obsolete parts. Updated Package Diagram. | | | *C | 2906679 | NXR | 04/07/10 | Updated Ordering Information: Removed inactive part CY7C1041BNL-20VXCT. | | | *D | 3086674 | PRAS | 11/15/10 | Updated Ordering Information: Removed inactive parts (CY7C1041BN-15ZXI, CY7C1041BN-15VXI). Added Ordering Code Definitions. Added Acronyms. | | | *E | 3232637 | PRAS | 04/20/2011 | Updated Electrical Characteristics: Changed unit for $I_{IX}$ and $I_{OZ}$ parameters from mA to $\mu$ A. Added Units of Measure. Updated to new template. | | | *F | 3383869 | TAVA | 09/26/2011 | Removed Industrial Temperature Range related information in all instances across the document. Replaced "Commercial-L" with "Commercial" in all instances across the document. Rearranged sections for better clarity. Updated Switching Waveforms: Modified the notes in figures under Read cycle and Write cycle sections. Updated Package Diagram. | | | *G | 4113666 | VINI | 09/04/2013 | Updated Package Diagram: spec 51-85087 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review. | | | *H | 4545523 | VINI | 10/20/2014 | Updated Features: Removed "1540 mW (max.)" under "Low active power". Updated Truth Table: Added a row in the last to show what happens when both BLE and BHE are high. Completing Sunset Review. | | | * | 4576406 | VINI | 01/16/2015 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Switching Waveforms: Added Note 20 and referred the same note in Figure 7. | | | *J | 5508709 | VINI | 11/03/2016 | Updated Ordering Information: Updated part numbers. Updated to new template. Completing Sunset Review. | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless #### **PSoC®Solutions** PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2006-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the aliure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-06496 Rev. \*J Revised November 3, 2016 Page 15 of 15