April 1988 Revised August 1999 # 74F413 # 64 x 4 First-In First-Out Buffer Memory with Parallel I/O #### **General Description** The F413 is an expandable fall-through type high-speed First-In First-Out (FIFO) buffer memory organized as 64 words by four bits. The 4-bit input and output registers record and transmit, respectively, asynchronous data in parallel form. Control pins on the input and output allow for handshaking and expansion. The 4-bit wide, 62-bit deep fall-through stack has self-contained control logic. #### **Features** - Separate input and output clocks - Parallel input and output - Expandable without external logic - 15 MHz data rate - Supply current 160 mA max - Available in SOIC, (300 mil only) ## **Ordering Code:** | Order Number Package Number | | Package Number | Package Description | | | | | | |-----------------------------|----------|----------------|-----------------------------------------------------------------------|--|--|--|--|--| | | 74F413PC | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | | | | | | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Logic Symbol** ## **Connection Diagram** ### **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | |--------------------------------|--------------|-----------|-----------------------------------------|--|--| | Fill Names | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | | D <sub>0</sub> -D <sub>3</sub> | Data Inputs | 1.0/0.667 | 20 μA/-0.4 mA | | | | O <sub>0</sub> -O <sub>3</sub> | Data Outputs | 50/13.3 | −1 mA/8 mA | | | | IR | Input Ready | 1.0/0.667 | 20 μA/–0.4 mA | | | | SI | Shift In | 1.0/0.667 | 20 μA/–0.4 mA | | | | SO | Shift Out | 1.0/0.667 | 20 μA/–0.4 mA | | | | OR | Output Ready | 1.0/0.667 | 20 μA/–0.4 mA | | | | MR | Master Reset | 1.0/0.667 | 20 μA/-0.4 mA | | | ### **Functional Description** **Data Input**— Data is entered into the FIFO on $D_0$ – $D_3$ inputs. To enter data the Input Ready (IR) should be HIGH, indicating that the first location is ready to accept data. Data then present at the four data inputs is entered into the first location when the Shift In (SI) is brought HIGH. An SI HIGH signal causes the IR to go LOW. Data remains at the first location until SI is brought LOW. When SI is brought LOW and the FIFO is not full, IR will go HIGH, indicating that more room is available. Simultaneously, data will propagate to the second location and continue shifting until it reaches the output stage or a full location. If the memory is full, IR will remain LOW. **Data Transfer**— Once data is entered into the second cell, the transfer of any full cell to the adjacent (downstream) empty cell is automatic, activated by an on-chip control. Thus data will stack up at the end of the device while empty locations will "bubble" to the front. The tpT parameter defines the time required for the first data to travel from input to the output of a previously empty device. **Data Output**— Data is read from the $O_0$ – $O_3$ outputs. When data is shifted to the output stage, Output Ready (OR) goes HIGH, indicating the presence of valid data. When the OR is HIGH, data may be shifted out by bringing the Shift Out (SO) HIGH. A HIGH signal at SO causes the OR to go LOW. Valid data is maintained while the SO is HIGH. When SO is brought LOW, the upstream data, provided that stage has valid data, is shifted to the output stage. When new valid data is shifted to the output stage, OR goes HIGH. If the FIFO is emptied, OR stays LOW, and $O_0$ – $O_3$ remains as before, i.e., data does not change if FIFO is empty. **Input Ready and Output Ready**— may also be used as status signals indicating that the FIFO is completely full (Input Ready stays LOW for at least $t_{\text{PT}}$ ) or completely empty (Output Ready stays LOW for at least $t_{\text{PT}}$ ). #### **Block Diagram** ## **Absolute Maximum Ratings**(Note 1) $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ $\begin{array}{lll} \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{V}_{\mbox{CC}} \mbox{ Pin Potential to Ground Pin} & -0.5\mbox{V to } +7.0\mbox{V} \\ \mbox{Input Voltage (Note 2)} & -0.5\mbox{V to } +7.0\mbox{V} \end{array}$ Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output $-0.5 \text{V to V}_{\text{CC}}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) $\qquad \qquad \text{twice the rated I}_{OL} \, (\text{mA})$ # Recommended Operating Conditions Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol Parameter | | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | | | |------------------|------------------------------------------------------------|------------|-----|------|-------|-----------------|------------------------------------------------------|--|--| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | | Recognized as a HIGH Signal | | | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | Recognized as a LOW Signal | | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.5 | V | Min | $I_{IN} = -18 \text{ mA}$ | | | | V <sub>OH</sub> | Output HIGH 10% V <sub>CC</sub> Voltage 5% V <sub>CC</sub> | 2.4<br>2.7 | | | V | Min | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ | | | | V <sub>OL</sub> | Output LOW Voltage 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 8 mA | | | | I <sub>IH</sub> | Input HIGH Current | | | 5.0 | μΑ | Max | $V_{IN} = 2.7V$ | | | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | | | 7.0 | μА | Max | V <sub>IN</sub> = 7.0V | | | | I <sub>CEX</sub> | Output HIGH Leakage Current | | | 50 | μΑ | Max | $V_{OUT} = V_{CC}$ | | | | V <sub>ID</sub> | Input Leakage<br>Test | 4.75 | | | V | 0.0 | I <sub>ID</sub> = 1.9 μA<br>All Other Pins Grounded | | | | I <sub>OD</sub> | Output Leakage<br>Circuit Current | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | | | I <sub>IL</sub> | Input LOW Current | | | -0.4 | mA | Max | V <sub>IN</sub> = 0.5V | | | | Ios | Output Short-Circuit Current | -20 | | -130 | mA | Max | V <sub>OUT</sub> = 0V | | | | I <sub>CCH</sub> | Power Supply Current | | 115 | 160 | mA | Max | V <sub>O</sub> = HIGH | | | # **AC Electrical Characteristics** | Symbol | Parameter | | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ | | $T_A = 0^\circ \text{ to } +70^\circ \text{C}$ $V_{CC} = +5.0 \text{V}$ $C_L = 50 \text{ pF}$ | | |------------------|--------------------|-----|-------------------------------------------------------------|------|-----|-------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------|-----| | | | Min | Тур | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Shift In Rate | 10 | | | 8.0 | | 10 | | MHz | | f <sub>MAX</sub> | Shift Out Rate | 10 | | | 8.0 | | 10 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 1.5 | | 44.0 | 1.5 | 50.0 | 1.5 | 48.0 | 20 | | t <sub>PHL</sub> | Shift In to IR | 1.5 | | 31.0 | 1.5 | 37.0 | 1.5 | 35.0 | ns | | t <sub>PLH</sub> | Propagation Delay | 1.5 | | 52.0 | 1.5 | 57.0 | 1.5 | 55.0 | | | t <sub>PHL</sub> | Shift Out to OR | 1.5 | | 31.0 | 1.5 | 37.0 | 1.5 | 35.0 | ns | | t <sub>PLH</sub> | Propagation Delay | 1.5 | | 46.0 | 1.5 | 52.0 | 1.5 | 50.0 | | | t <sub>PHL</sub> | Output Data Delay | 1.5 | | 34.0 | 1.5 | 39.0 | 1.5 | 37.0 | ns | | t <sub>PLH</sub> | Propagation Delay | 1.5 | | 27.0 | 1.5 | 33.0 | 1.5 | 31.0 | ns | | | Master Reset to IR | | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | | 30.0 | 1.5 | 34.0 | 1.5 | 32.0 | ns | | | Master Reset to OR | | | | | | | | | # **AC Operating Requirements** | | | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ | | $T_A = -55^{\circ}C$ to $+125^{\circ}C$<br>$V_{CC} = +5.0V$ | | $T_A = 0^\circ \text{ to } +70^\circ \text{C}$ $V_{CC} = +5.0 \text{V}$ | | Units | |--------------------|---------------------------|---------------------------------------|-----|-------------------------------------------------------------|-----|-------------------------------------------------------------------------|-----|-------| | Symbol | Parameter | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>S</sub> (L) | D <sub>n</sub> to SI | 1.0 | | 1.0 | | 1.0 | | | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 10.0 | | 10.0 | | 10.0 | | Ì | | t <sub>H</sub> (L) | D <sub>n</sub> to SI | 10.0 | | 10.0 | | 10.0 | | | | t <sub>W</sub> (H) | Shift In Pulse Width | 5.0 | | 5.0 | | 5.0 | | ns | | $t_W(L)$ | HIGH or LOW | 10.0 | | 10.0 | | 10.0 | | | | t <sub>W</sub> (H) | Shift Out Pulse Width | 7.5 | | 8.5 | | 7.5 | | 1 | | t <sub>W</sub> (L) | HIGH or LOW | 10.0 | | 10.0 | | 10.0 | | | | t <sub>W</sub> (H) | Input Ready Pulse Width, | 7.5 | | 8.5 | | 7.5 | | ns | | | HIGH | | | | | | | | | t <sub>W</sub> (L) | Output Ready Pulse Width, | 5.0 | | 5.0 | | 5.0 | | ns | | | LOW | | | | | | | | | t <sub>W</sub> (L) | Master Reset Pulse Width, | 10.0 | | 10.0 | | 10.0 | | ns | | | LOW | | | | | | | | | t <sub>REC</sub> | Recovery Time, MR to SI | 32.0 | | 35.0 | | 35.0 | | ns | | t <sub>PT</sub> | Data Throughput Time | | 0.9 | | 1.0 | | 1.0 | μs | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com